FDC37C669-MT SMSC, FDC37C669-MT Datasheet - Page 93

IC CTRLR SUPER I/O FLPPY 100TQFP

FDC37C669-MT

Manufacturer Part Number
FDC37C669-MT
Description
IC CTRLR SUPER I/O FLPPY 100TQFP
Manufacturer
SMSC
Datasheet

Specifications of FDC37C669-MT

Controller Type
I/O Controller
Interface
ISA Host
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
25mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1008

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FDC37C669-MT
Manufacturer:
Microchip Technology
Quantity:
10 000
EPP 1.7 Read
The timing for a read operation (data) is shown in timing
diagram EPP 1.7 Read Data cycle. IOCHRDY is driven
active low when nWAIT is active low during the EPP
cycle. This can be used to extend the cycle time. The
read cycle can complete when nWAIT is inactive high.
Read Sequence of Operation
1.
2.
3.
4.
5.
6.
7.
8.
9.
nWRITE
PD<0:7>
INTR
WAIT
DATASTB
RESET
SIGNAL
The host sets PDIR bit in the control register to a
logic "1". This deasserts nWRITE and tri-states the
PData bus.
The host selects an EPP register and drives nIOR
active.
Chip asserts nDATASTB or nADDRSTRB indicating
that PData bus is tri-stated, PDIR is set and the
nWRITE signal is valid.
If nWAIT is asserted, IOCHRDY is deasserted
until the peripheral deasserts nWAIT or a time-out
occurs.
The Peripheral drives PData bus valid.
The Peripheral deasserts nWAIT,
PData is valid and the chip may begin the
termination phase of the cycle.
When the host deasserts nI0R the chip deasserts
nDATASTB or nADDRSTRB.
Peripheral tri-states the PData bus.
Chip may modify nWRITE, PDIR and nPDATA in
preparation of the next cycle.
EPP
nWrite
Address/Data
Interrupt
nWait
nData Strobe
nReset
EPP NAME
TYPE
I/O
O
O
O
I
I
This signal is active low. It denotes a write operation.
Bi-directional EPP byte wide address and data bus.
This signal is active high and positive edge triggered. (Pass
through with no inversion, Same as SPP).
This signal is active low.
acknowledgement from the device that the transfer of data is
completed. It is driven active as an indication that the device is
ready for the next transfer.
This signal is active low.
write operation.
This signal is active low. When driven active, the EPP device
is reset to its initial operational mode.
indicating that
Table 37 - EPP Pin Descriptions
93
EPP DESCRIPTION
It is used to denote data read or
It is driven inactive as a positive

Related parts for FDC37C669-MT