mc9s08qd4 Freescale Semiconductor, Inc, mc9s08qd4 Datasheet - Page 23

no-image

mc9s08qd4

Manufacturer Part Number
mc9s08qd4
Description
Hcs08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s08qd4CPC
Manufacturer:
FREESCALE
Quantity:
201
Part Number:
mc9s08qd4CPC
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc9s08qd4CSC
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
mc9s08qd4CSC
0
Company:
Part Number:
mc9s08qd4CSC
Quantity:
70
Part Number:
mc9s08qd4MSC
Manufacturer:
Freescale Semiconductor
Quantity:
150 510
Part Number:
mc9s08qd4MSC
Manufacturer:
ON
Quantity:
50 000
Part Number:
mc9s08qd4MSC
Manufacturer:
FREESCALE
Quantity:
500
Part Number:
mc9s08qd4MSC
Manufacturer:
FREESCALE
Quantity:
500
Part Number:
mc9s08qd4VSC
Manufacturer:
FREESCALE-PBF
Quantity:
33
2.2.2
Out of reset the MCU uses an internally generated clock provided by the internal clock source (ICS)
module. The internal frequency is nominally 16 MHz and the default ICS settings will provide for a 4 MHz
bus out of reset. For more information on the ICS, see the
2.2.3
After a power-on reset (POR) into user mode, the PTA5/TPM2CH0I/IRQ/RESET pin defaults to a
general-purpose input port pin, PTA5. Setting RSTPE in SOPT1 configures the pin to be the RESET input
pin. Once configured as RESET, the pin will remain RESET until the next POR. The RESET pin can be
used to reset the MCU from an external source when the pin is driven low. When enabled as the RESET
pin (RSTPE = 1), an internal pullup device is automatically enabled.
After a POR into active background mode, the PTA5/TPM2CH0I/IRQ/RESET pin defaults to the RESET
pin.
When TPM2 is configured for input capture, the pin will be the input capture pin TPM2CH0I.
2.2.4
During a power-on-reset (POR) or background debug force reset (see
Debug Force Reset Register
functions as a mode select pin. Immediately after any reset, the pin functions as the background pin and
can be used for background debug communication. When enabled as the BKGD/MS pin (BKGDPE = 1),
an internal pullup device is automatically enabled.
The background debug communication function is enabled when BKGDPE in SOPT1 is set. BKGDPE is
set following any reset of the MCU and must be cleared to use the PTA4/TPM2CH0O/BKGD/MS pins
alternative pin functions.
If nothing is connected to this pin, the MCU will enter normal operating mode at the rising edge of the
internal reset after a POR or force BDC reset. If a debug system is connected to the 6-pin standard
background debug header, it can hold BKGD/MS low during a POR or immediately after issuing a
background debug force reset, which will force the MCU to active background mode.
The BKGD pin is used primarily for background debug controller (BDC) communications using a custom
protocol that uses 16 clock cycles of the target MCU’s BDC clock per bit time. The target MCU’s BDC
clock could be as fast as the maximum bus clock rate, so there must never be any significant capacitance
connected to the BKGD/MS pin that could interfere with background serial communications.
Freescale Semiconductor
Oscillator
Reset (Input Only)
Background / Mode Select (BKGD/MS)
This pin does not contain a clamp diode to V
above V
The voltage measured on the internally pulled up RESET pin may be as low
as V
DD
– 0.7 V. The internal gates connected to this pin are pulled to V
DD
.
(SBDFR)” for more information), the PTA4/TPM2CH0O/BKGD/MS pin
MC9S08QD4 Series MCU Data Sheet, Rev. 3
NOTE
Internal Clock Source
DD
and must not be driven
Section 5.8.3, “System Background
Chapter 2 External Signal Description
chapter.
DD
.
23

Related parts for mc9s08qd4