LPC47M140-NC SMSC [SMSC Corporation], LPC47M140-NC Datasheet - Page 32

no-image

LPC47M140-NC

Manufacturer Part Number
LPC47M140-NC
Description
128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
Manufacturer
SMSC [SMSC Corporation]
Datasheet
DATA RATE SELECT REGISTER (DSR)
Address 3F4 WRITE ONLY
This register is write only. It is used to program the data rate, amount of write precompensation, power down status, and
software reset. The data rate is programmed using the Configuration Control Register (CCR) not the DSR, for PC/AT
and PS/2 Model 30.
This register is write only. It is used to program the data rate, amount of write precompensation, power down status, and
software reset. The data rate is programmed using the Configuration Control Register (CCR) not the DSR, for PC/AT
and PS/2 Model 30.
Other applications can set the data rate in the DSR. The data rate of the floppy controller is the most recent write of
either the DSR or CCR. The DSR is unaffected by a software reset. A hardware reset will set the DSR to 02H, which
corresponds to the default precompensation setting and 250 Kbps.
BIT 0 and 1 DATA RATE SELECT
These bits control the data rate of the floppy controller. See Table 9 for the settings corresponding to the individual data
rates. The data rate select bits are unaffected by a software reset, and are set to 250 Kbps after a hardware reset.
BIT 2 through 4 PRECOMPENSATION SELECT
These three bits select the value of write precompensation that will be applied to the WDATA output signal. Table 8
shows the precompensation values for the combination of these bits settings. Track 0 is the default starting track
number to start precompensation. this starting track number can be changed by the configure command.
BIT 5 UNDEFINED
Should be written as a logic "0".
BIT 6 LOW POWER
A logic "1" written to this bit will put the floppy controller into manual low power mode. The floppy controller clock and
data separator circuits will be turned off. The controller will come out of manual low power mode after a software reset
or access to the Data Register or Main Status Register.
BIT 7 SOFTWARE RESET
This active high bit has the same function as the DOR RESET (DOR bit 2) except that this bit is self clearing.
Note:
runtime register block Separator circuits will be turned off. The controller will come out of manual low power.
SMSC DS – LPC47M14X
The DSR is Shadowed in the Floppy Data Rate Select Shadow Register, located at the offset 0x1F in the
RESET
COND.
RESET
S/W
7
0
POWER
DOWN
6
0
Table 8 – Precompensation Delays
PRECOMP
432
111
001
010
011
100
101
110
000
5
0
0
COMP2
Page 32
PRE-
PRECOMPENSATION
4
0
Default: See Table 11
<2Mbps
Default
125.00
166.67
208.33
250.00
41.67
83.34
0.00
DELAY (nsec)
COMP1
PRE-
3
0
Default
2Mbps
104.2
20.8
41.7
62.5
83.3
125
COMP0
0
PRE-
2
0
DRATE
SEL1
1
1
DRATE
SEL0
0
0
Rev. 03/19/2001

Related parts for LPC47M140-NC