S9S12P64J0CFT Freescale Semiconductor, S9S12P64J0CFT Datasheet - Page 266

no-image

S9S12P64J0CFT

Manufacturer Part Number
S9S12P64J0CFT
Description
16-bit Microcontrollers - MCU 16-bit 64K Flash
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12P64J0CFT

Rohs
yes
Core
S12
Processor Series
MC9S12P
Data Bus Width
16 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
64 KB
Data Ram Size
4 KB
On-chip Adc
Yes
Operating Supply Voltage
3.15 V to 5.5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
QFN-48
Mounting Style
SMD/SMT
Freescale’s Scalable Controller Area Network (S12MSCANV3)
1. Read: Anytime
8.3.2.8
This register contains the interrupt enable bits for the transmit buffer empty interrupt flags.
266
Module Base + 0x0006
Module Base + 0x0007
Write: Anytime when not in initialization mode; write of 1 clears flag, write of 0 is ignored
TXE[2:0]
Field
2-0
Reset:
Reset:
W
W
R
R
Transmitter Buffer Empty — This flag indicates that the associated transmit message buffer is empty, and thus
not scheduled for transmission. The CPU must clear the flag after a message is set up in the transmit buffer and
is due for transmission. The MSCAN sets the flag after the message is sent successfully. The flag is also set by
the MSCAN when the transmission request is successfully aborted due to a pending abort request (see
Section 8.3.2.9, “MSCAN Transmitter Message Abort Request Register
interrupt is pending while this flag is set.
Clearing a TXEx flag also clears the corresponding ABTAKx (see
Message Abort Acknowledge Register
is cleared (see
When listen-mode is active (see
cannot be cleared and no transmission is started.
Read and write accesses to the transmit buffer will be blocked, if the corresponding TXEx bit is cleared
(TXEx = 0) and the buffer is scheduled for transmission.
0 The associated message buffer is full (loaded with a message due for transmission)
1 The associated message buffer is empty (not scheduled)
MSCAN Transmitter Interrupt Enable Register (CANTIER)
The CANTFLG register is held in the reset state when the initialization
mode is active (INITRQ = 1 and INITAK = 1). This register is writable when
not in initialization mode (INITRQ = 0 and INITAK = 0).
0
0
0
0
7
7
Figure 8-11. MSCAN Transmitter Interrupt Enable Register (CANTIER)
Figure 8-10. MSCAN Transmitter Flag Register (CANTFLG)
Section 8.3.2.9, “MSCAN Transmitter Message Abort Request Register
= Unimplemented
= Unimplemented
Table 8-13. CANTFLG Register Field Descriptions
0
0
0
0
6
6
S12P-Family Reference Manual, Rev. 1.13
Section 8.3.2.2, “MSCAN Control Register 1
0
0
0
0
5
5
(CANTAAK)”). When a TXEx flag is set, the corresponding ABTRQx bit
NOTE
0
0
0
0
4
4
Description
3
0
0
3
0
0
Section 8.3.2.10, “MSCAN Transmitter
(CANTARQ)”). If not masked, a transmit
TXEIE2
TXE2
1
0
2
2
(CANCTL1)”) the TXEx flags
Access: User read/write
Access: User read/write
Freescale Semiconductor
TXEIE1
(CANTARQ)”).
TXE1
1
0
1
1
TXEIE0
TXE0
1
0
0
0
(1)
(1)

Related parts for S9S12P64J0CFT