S912XET512J3VALR Freescale Semiconductor, S912XET512J3VALR Datasheet - Page 749

no-image

S912XET512J3VALR

Manufacturer Part Number
S912XET512J3VALR
Description
16-bit Microcontrollers - MCU 16 BIT,512K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET512J3VALR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12XE
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
32 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XET512J3VALR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
indicating that the received byte can be read. If the receive interrupt enable bit, RIE, in SCI control
register 2 (SCICR2) is also set, the RDRF flag generates an RDRF interrupt request.
20.4.6.3
The RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust
for baud rate mismatch, the RT clock (see
To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic
1s.When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.
To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7.
Figure 20-17
If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.
Freescale Semiconductor
RT CLock Count
Reset RT Clock
After every start bit
After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit
samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and
RT10 samples returns a valid logic 0)
RT Clock
Samples
RXD
Data Sampling
summarizes the results of the start bit verification samples.
1
RT3, RT5, and RT7 Samples
1
1
1
000
001
010
011
100
101
110
111
1
MC9S12XE-Family Reference Manual Rev. 1.25
1
Figure 20-21. Receiver Data Sampling
Qualification
Start Bit
Table 20-17. Start Bit Verification
1
1
Figure
0
0
20-21) is re-synchronized:
Start Bit Verification
Verification
Start Bit
0
Yes
Yes
Yes
Yes
No
No
No
No
0
Chapter 20 Serial Communication Interface (S12SCIV5)
Start Bit
0
Sampling
Data
0
0
Noise Flag
0
1
1
0
1
0
0
0
LSB
749

Related parts for S912XET512J3VALR