MA240029 Microchip Technology, MA240029 Datasheet - Page 93

no-image

MA240029

Manufacturer Part Number
MA240029
Description
Daughter Cards & OEM Boards PIC24FJ128GA310 Gen Purpose PIM
Manufacturer
Microchip Technology
Datasheet

Specifications of MA240029

Rohs
yes
Product
Daughter Cards
Core
PIC
Description/function
Plug-in module
Interface Type
I2C, SPI
Tool Is For Evaluation Of
PIC24FJ128GA310
For Use With
Explorer 16 Development Board

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MA240029
Manufacturer:
MICROCHIP
Quantity:
12 000
TABLE 7-1:
7.1
Most of the Special Function Registers (SFRs) associ-
ated with the PIC24F CPU and peripherals are reset to a
particular value at a device Reset. The SFRs are
grouped by their peripheral or CPU function and their
Reset values are specified in each section of this manual.
The Reset value for each SFR does not depend on the
type of Reset, with the exception of four registers. The
Reset value for the Reset Control register, RCON, will
depend on the type of device Reset. The Reset value
for the Oscillator Control register, OSCCON, will
depend on the type of Reset and the programmed
values of the FNOSC bits in Flash Configuration
Word 2 (CW2) (see
NVMCON registers are only affected by a POR.
7.2
The Reset times for various types of device Reset are
summarized in
signal, SYSRST, is released after the POR delay time
expires.
The time at which the device actually begins to execute
code will also depend on the system oscillator delays,
which include the Oscillator Start-up Timer (OST) and
the PLL lock time. The OST and PLL lock times occur
in parallel with the applicable SYSRST delay times.
The Fail-Safe Clock Monitor (FSCM) delay determines
the time at which the FSCM begins to monitor the
system clock source after the SYSRST signal is
released.
 2010-2011 Microchip Technology Inc.
TRAPR (RCON<15>)
IOPUWR (RCON<14>)
CM (RCON<9>)
EXTR (RCON<7>)
SWR (RCON<6>)
WDTO (RCON<4>)
SLEEP (RCON<3>)
DPSLP (RCON<10>)
IDLE (RCON<2>)
BOR (RCON<1>)
POR (RCON<0>)
Note:
Special Function Register Reset
States
Device Reset Times
Flag Bit
All Reset flag bits may be set or cleared by the user software.
Table
RESET FLAG BIT OPERATION
Table
7-3. Note that the system Reset
7-2). The RCFGCAL and
Trap Conflict Event
Illegal Opcode or Uninitialized W Register Access
Configuration Mismatch Reset
MCLR Reset
RESET Instruction
WDT Time-out
PWRSAV #0 Instruction
PWRSAV #0 Instruction while DSEN bit set
PWRSAV #1 Instruction
POR, BOR
POR
PIC24FJ128GA310 FAMILY
Setting Event
7.3
PIC24FJ128GA310 family devices implement a BOR
circuit that provides the user with several configuration
and power-saving options. The BOR is controlled by
the BOREN (CW3<12>) Configuration bit.
When BOR is enabled, any drop of V
threshold results in a device BOR. Threshold levels are
described in
(Parameter DC17).
7.4
If clock switching is enabled, the system clock source
at device Reset is chosen, as shown in
clock switching is disabled, the system clock source is
always selected according to the Oscillator Configura-
tion bits. Refer to the “PIC24F Family Reference
Manual”, Section 6.0 “Oscillator” (DS39700) for
further details.
TABLE 7-2:
Reset Type
WDTO
MCLR
SWR
POR
BOR
Brown-out Reset (BOR)
Clock Source Selection at Reset
Section 32.1 “DC Characteristics”
FNOSC Configuration bits
(CW2<10:8>)
COSC Control bits
(OSCCON<14:12>)
OSCILLATOR SELECTION vs.
TYPE OF RESET (CLOCK
SWITCHING ENABLED)
Clock Source Determinant
CLRWDT, PWRSAV
Instruction, POR
Clearing Event
POR
POR
POR
POR
POR
POR
POR
POR
DD
DS39996F-page 93
below the BOR
Table
7-2. If

Related parts for MA240029