HD6417750RF240DV Renesas Electronics America, HD6417750RF240DV Datasheet - Page 267

MPU 3V 16K I-TEMP,PB-FREE 208-QF

HD6417750RF240DV

Manufacturer Part Number
HD6417750RF240DV
Description
MPU 3V 16K I-TEMP,PB-FREE 208-QF
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417750RF240DV

Core Processor
SH-4
Core Size
32-Bit
Speed
240MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
28
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417750RF240DV
Manufacturer:
HITACHI
Quantity:
7 287
5.6.4
With some instructions, such as instructions that make two accesses to memory, and the
indivisible pair comprising a delayed branch instruction and delay slot instruction, multiple
exceptions occur. Care is required in these cases, as the exception priority order differs from the
normal order.
1. Instructions that make two accesses to memory
2. Indivisible delayed branch instruction and delay slot instruction
With MAC instructions, memory-to-memory arithmetic/logic instructions, and TAS
instructions, two data transfers are performed by a single instruction, and an exception will be
detected for each of these data transfers. In these cases, therefore, the following order is used
to determine priority.
a. Data address error in first data transfer
b. TLB miss in first data transfer
c. TLB protection violation in first data transfer
d. Initial page write exception in first data transfer
e. Data address error in second data transfer
f. TLB miss in second data transfer
g. TLB protection violation in second data transfer
h. Initial page write exception in second data transfer
As a delayed branch instruction and its associated delay slot instruction are indivisible, they
are treated as a single instruction. Consequently, the priority order for exceptions that occur in
these instructions differs from the usual priority order. The priority order shown below is for
the case where the delay slot instruction has only one data transfer.
a. A check is performed for the interrupt type and reexecution type exceptions of priority
b. A check is performed for the interrupt type and reexecution type exceptions of priority
c. A check is performed for the completion type exception of priority level 2 in the delayed
d. A check is performed for the completion type exception of priority level 2 in the delay slot
e. A check is performed for priority level 3 in the delayed branch instruction and priority
f. A check is performed for priority level 4 in the delayed branch instruction and priority
levels 1 and 2 in the delayed branch instruction.
levels 1 and 2 in the delay slot instruction.
branch instruction.
instruction.
level 3 in the delay slot instruction. (There is no priority ranking between these two.)
level 4 in the delay slot instruction. (There is no priority ranking between these two.)
Priority Order with Multiple Exceptions
Rev.7.00 Oct. 10, 2008 Page 181 of 1074
Section 5 Exceptions
REJ09B0366-0700

Related parts for HD6417750RF240DV