LPC2420FET208,551 NXP Semiconductors, LPC2420FET208,551 Datasheet - Page 31

IC ARM7 MCU 16BIT T208FBGA

LPC2420FET208,551

Manufacturer Part Number
LPC2420FET208,551
Description
IC ARM7 MCU 16BIT T208FBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheet

Specifications of LPC2420FET208,551

Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
EBI/EMI, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
160
Program Memory Type
ROMless
Ram Size
82K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
208-TFBGA
Processor Series
LPC2420
Core
ARM7
Data Bus Width
16 bit, 32 bit
Data Ram Size
98 KB
Interface Type
SPI, I2C, I2S, USB, SSP
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
160
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Processor To Be Evaluated
ARM7TDMI-S
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Size
-
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-5216

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2420FET208,551
Manufacturer:
MAX
Quantity:
65
Part Number:
LPC2420FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2420_60_5
Preliminary data sheet
7.9.1 Features
7.9 Ethernet (LPC2460 only)
The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC
designed to provide optimized performance through the use of DMA hardware
acceleration. Features include a generous suite of control registers, half or full duplex
operation, flow control, control frames, hardware acceleration for transmit retry, receive
packet filtering and wake-up on LAN activity. Automatic frame transmission and reception
with scatter-gather DMA off-loads many operations from the CPU.
The Ethernet block and the CPU share a dedicated AHB subsystem that is used to access
the Ethernet SRAM for Ethernet data, control, and status information. All other AHB traffic
in the LPC2420/2460 takes place on a different AHB subsystem, effectively separating
Ethernet activity from the rest of the system. The Ethernet DMA can also access off-chip
memory via the EMC, as well as the SRAM located on another AHB. However, using
memory other than the Ethernet SRAM, especially off-chip memory, will slow Ethernet
access to memory and increase the loading of its AHB.
The Ethernet block interfaces between an off-chip Ethernet PHY using the Media
Independent Interface (MII) or Reduced MII (RMII) protocol and the on-chip Media
Independent Interface Management (MIIM) serial bus.
Ethernet standards support:
– Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX,
– Fully compliant with IEEE standard 802.3.
– Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back
– Flexible transmit and receive frame options.
– Virtual Local Area Network (VLAN) frame support.
Memory management:
– Independent transmit and receive buffers memory mapped to shared SRAM.
– DMA managers with scatter/gather DMA and arrays of frame descriptors.
– Memory traffic optimized by buffering and pre-fetching.
Enhanced Ethernet features:
– Receive filtering.
– Multicast and broadcast frame support for both transmit and receive.
– Optional automatic Frame Check Sequence (FCS) insertion with Circular
– Selectable automatic transmit frame padding.
– Over-length frame support for both transmit and receive allows any length frames.
– Promiscuous receive mode.
– Automatic collision back-off and frame retransmission.
– Includes power management by clock switching.
100 Base-FX, and 100 Base-T4.
pressure.
Redundancy Check (CRC) for transmit.
Rev. 05 — 24 February 2010
Flashless 16-bit/32-bit microcontroller
LPC2420/2460
© NXP B.V. 2010. All rights reserved.
31 of 79

Related parts for LPC2420FET208,551