LH7A404N0F000B3 NXP Semiconductors, LH7A404N0F000B3 Datasheet - Page 32

MCU ARM9, LCD CTRL, SMD, LFBGA-324

LH7A404N0F000B3

Manufacturer Part Number
LH7A404N0F000B3
Description
MCU ARM9, LCD CTRL, SMD, LFBGA-324
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LH7A404N0F000B3

Core Size
32bit
No. Of I/o's
64
Ram Memory Size
80KB
Cpu Speed
200MHz
Oscillator Type
External Only
No. Of Timers
3
No. Of Pwm Channels
4
Digital Ic Case Style
LFBGA
Supply Voltage Range
3V
Controller Family/series
LH7A
Peripherals
ADC, DMA, RTC
Rohs Compliant
Yes
Data Bus Width
32 bit
Program Memory Type
ROMLess
Data Ram Size
80 KB
Interface Type
EBI , IrDA , JTAG , PS2 , SCI , UART , USB
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
64
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
LFBGA
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 9 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH7A404N0F000B3
Manufacturer:
AD
Quantity:
5 742
Part Number:
LH7A404N0F000B3,55
Manufacturer:
NXP Semiconductors
Quantity:
10 000
LH7A404
Analog-To-Digital Converter
Electrical Characteristics
extended temperature operation. See Figure 6 for the
ADC transfer characteristics.
NOTES:
1. The analog section of the ADC takes 16 × A2DCLK cycles per conversion,
2. Data out = 0000000000 when the analog input equals the negative reference.
3. Guaranteed monotonic.
4. INL calculated as deviation from ‘best fit’ line after subtracting offset/gain errors over the center
5. DC voltage error for the transition voltage from code 511 (0x1FF) to 512 (0x200)
6. The internal voltage reference is driven to nominal value VREF = 2.0 V. Using the Reference Multiplexer,
7. The analog input pins can be driven anywhere between the power supply rails.
8. Bandgap and other low-bandwidth circuitry operating. All other ADC blocks shut down.
32
A/D Resolution
Throughput Conversion
Acquisition Time
Data Format
Clk Frequency
Differential Non-Linearity (DNL)
Integral Non-Linearity (INL)
Offset Error
Gain Error
Reference Voltage Output
VREF-
VREF+
Crosstalk between channels
Analog Input Voltage Range
Analog Input Current
Reference Input Current
Analog Input capacitance
Operating Supply Voltage
Operating Current, VDDAD
Standby Current, VDDAD
Stop Current, VDDAD
Brownout Trip Point (falling point)
Brownout Hysteresis
Operating Temperature
Table 9 shows the derated specifications for
plus 1 × A2DCLK cycles to be made available in the PCLK domain. An additional
3 × PCLK cycles are required before being available on the APB.
Data out = 1111111111 when the analog input equals the positive reference.
90 % of full scale output range.
alternative low impedance (RS < 500) voltages can be selected as reference voltages.
The range of voltages allowed are specified above.
If the voltage at the input to the ADC exceeds VREF+ or is below VREF-, the A/D result will saturate appropriately
at positive or negative full scale. Trying to pull the analog input pins above or below the power supply rails will
cause protection diodes to be forward-biased, resulting in large current source/sink and possible damage to the ADC.
PARAMETER
Table 9. ADC Electrical Characteristics
(VREF-) +1.0
VSSA
-0.99
MIN.
1.85
2.36
-4.5
-4.0
500
+35
−40
3.0
10
17
3
0
NXP Semiconductors
binary
VSSA
VREF
TYP.
2.63
590
180
120
2.0
-60
1
(VREF+) -1.0
VDDAD
VDDAD
MAX.
5,000
1000
+4.5
+4.5
2.15
+50
3.6
2.9
4.0
10
15
85
5
5
CLK Cycles
CLK Cycles
UNITS
LSB
LSB
LSB
Bits
mV
mV
dB
µA
µA
pF
µA
µA
µA
ns
°C
V
V
V
V
V
V
NOTES
1
2
3
4
5
6
6
7
8
32-Bit System-on-Chip
Preliminary data sheet

Related parts for LH7A404N0F000B3