MC9S12XDT512CAA Freescale, MC9S12XDT512CAA Datasheet - Page 343

no-image

MC9S12XDT512CAA

Manufacturer Part Number
MC9S12XDT512CAA
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDT512CAA

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
59
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAAR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.3.2.25
Read: Anytime
Write: Anytime
All bits reset to zero.
Freescale Semiconductor
PTPS[7:0]
PTPS7
Reset
LATQ
Field
Field
7:0
0
0
0
0
0
0
0
0
W
R
PTPS7
Input Control Latch or Queue Mode Enable — The BUFEN control bit should be set in order to enable the IC
and pulse accumulators holding registers. Otherwise LATQ latching modes are disabled.
Write one into ICLAT bit in MCCTL, when LATQ and BUFEN are set will produce latching of input capture and
pulse accumulators registers into their holding registers.
0 Queue mode of Input Capture is enabled. The main timer value is memorized in the IC register by a valid input
1 Latch mode is enabled. Latching function occurs when modulus down-counter reaches zero or a zero is
Precision Timer Prescaler Select Bits — These eight bits specify the division rate of the main Timer prescaler.
These are effective only when the PRNT bit of TSCR1 is set to 1.
this case.
The newly selected prescale factor will not take effect until the next synchronized edge where all prescale counter
stages equal zero.
Precision Timer Prescaler Select Register (PTPSR)
0
7
PTPS6
pin transition. With a new occurrence of a capture, the value of the IC register will be transferred to its holding
register and the IC register memorizes the new timer value.
written into the count register MCCNT (see
the contents of IC registers and 8-bit pulse accumulators are transferred to their holding registers. 8-bit pulse
accumulators are cleared.
Table 7-32. Precision Timer Prescaler Selection Examples when PRNT = 1
0
0
0
0
0
0
0
Figure 7-47. Precision Timer Prescaler Select Register (PTPSR)
PTPS6
PTPS5
0
6
0
0
0
0
0
0
0
Table 7-30. ICSYS Field Descriptions (continued)
Table 7-31. PTPSR Field Descriptions
PTPS5
MC9S12XDP512 Data Sheet, Rev. 2.21
PTPS4
0
5
0
0
0
0
0
0
0
PTPS4
PTPS3
0
4
0
0
0
0
0
0
0
Section 7.4.1.1.2, “Buffered IC
Description
Description
PTPS2
PTPS3
Chapter 7 Enhanced Capture Timer (S12ECT16B8CV2)
0
0
0
0
1
1
1
0
3
Table 7-32
PTPS1
PTPS2
0
0
1
1
0
0
1
0
2
shows some selection examples in
Channels”). With a latching event
PTPS0
PTPS1
0
1
0
1
0
1
0
0
1
Prescale
Factor
PTPS0
1
2
3
4
5
6
7
0
0
343

Related parts for MC9S12XDT512CAA