EP1S80B956C7N Altera, EP1S80B956C7N Datasheet - Page 481

IC STRATIX FPGA 80K LE 956-BGA

EP1S80B956C7N

Manufacturer Part Number
EP1S80B956C7N
Description
IC STRATIX FPGA 80K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S80B956C7N

Number Of Logic Elements/cells
79040
Number Of Labs/clbs
7904
Total Ram Bits
7427520
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S80B956C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S80B956C7N
Manufacturer:
ALTERA
0
Figure 5–5. Stratix High-Speed Interface Serialized in
Altera Corporation
July 2005
Logic Array
Stratix
Stratix Differential I/O Transmitter Operation
You can configure any of the Stratix differential output channels as a
transmitter channel. The differential transmitter is used to serialize
outbound parallel data.
The logic array sends parallel data to the SERDES transmitter circuit
when the TXLOADEN signal is asserted. This signal is generated by the
high-speed counter circuitry of the logic array low-frequency clock’s
rising edge. The data is then transferred from the parallel register into the
serial shift register by the TXLOADEN signal on the third rising edge of the
high-frequency clock.
Figure 5–5
channel and
and clocks in Stratix devices in
multiplier and J is the data parallelization division factor.
Transmitter Circuit
shows the block diagram of a single SERDES transmitter
PD9
PD8
PD7
PD6
PD5
PD4
PD3
PD2
PD0
PD1
Figure 5–6
Fast
PLL
Register
Parallel
High-Speed Differential I/O Interfaces in Stratix Devices
× W
TXLOADEN
×
shows the timing relationship between the data
10 Mode
PD9
PD8
PD7
PD6
PD5
PD4
PD3
PD2
PD1
PD0
×
10 mode. W is the low-frequency
Register
Serial
Stratix Device Handbook, Volume 2
TXOUT+
TXOUT−
5–9

Related parts for EP1S80B956C7N