EP1S80B956C7N Altera, EP1S80B956C7N Datasheet - Page 640

IC STRATIX FPGA 80K LE 956-BGA

EP1S80B956C7N

Manufacturer Part Number
EP1S80B956C7N
Description
IC STRATIX FPGA 80K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S80B956C7N

Number Of Logic Elements/cells
79040
Number Of Labs/clbs
7904
Total Ram Bits
7427520
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S80B956C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S80B956C7N
Manufacturer:
ALTERA
0
Conclusion
Conclusion
7–62
Stratix Device Handbook, Volume 2
Arithmetic Function Implementation Results
Table 7–19
with the PIPELINE parameter set to YES.
the implementation shown in
set to NO.
Arithmetic Function Design Example
Download the Vector Magnitude Function (magnitude.zip) design
example from the Design Examples section of the Altera web site at
www.altera.com.
The DSP blocks in Stratix and Stratix GX devices are optimized to support
DSP functions requiring high data throughput, such as FIR filters, IIR
filters and the DCT. The DSP blocks are flexible and configurable in
different operation modes based on the application’s needs. The
TriMatrix memory provides the data storage capability often needed in
DSP applications.
The DSP blocks and TriMatrix memory in Stratix and Stratix GX devices
offer performance and flexibility that translates to higher performance
DSP functions.
Part
Utilization
Performance
Latency
Part
Utilization
Performance
Latency
Table 7–19. Vector Magnitude Function Implementation Results
(PIPELINE=YES)
Table 7–20. Vector Magnitude Function Implementation Results
(PIPELINE=NO)
shows the results of the implementation shown in
EP1S10F780
Lcell: 497/10570 (4%)
DSP block 9-bit elements: 2/48 (4%)
Memory bits: 0/920448 (0%)
194 MHz
15 clock cycles
EP1S10F780
Lcell: 244/10570 (2%)
DSP block 9-bit elements: 2/48 (4%)
Memory bits: 0/920448 (0%)
30 MHz
3 clock cycles
Figure 7–38
Table 7–20
with the PIPELINE parameter
shows the results of
Altera Corporation
September 2004
Figure 7–38

Related parts for EP1S80B956C7N