MC68EC060RC50 Freescale Semiconductor, MC68EC060RC50 Datasheet - Page 290

IC MPU 32BIT 50MHZ 206-PGA

MC68EC060RC50

Manufacturer Part Number
MC68EC060RC50
Description
IC MPU 32BIT 50MHZ 206-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68EC060RC50

Processor Type
M680x0 32-Bit
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
206-PGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
50MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Supply Voltage (max)
3.465V
Operating Supply Voltage (min)
3.135V
Operating Temp Range
0C to 110C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
206
Package Type
PGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EC060RC50
Manufacturer:
NXP
Quantity:
1 746
MOTOROLA
Command
$1C–$1F
$0D
$0E
$1A
$1B
$0F
$10
$11
$12
$13
$14
$15
$16
$17
$18
$19
Force all the processor outputs to high-impedance state
This command causes the processor to three-state all output pins and ignore all input pins. This com-
mand does not apply to the debug command interface pins. This forces the processor into a state where
an emulator can generate system bus cycles by driving the appropriate pins. This command must be is-
sued only when the processor is halted.
Release all the processor outputs from high-impedance state
This command causes the processor to re-enable all output pins and begin sampling all the input pins.
This command must be issued only when the processor is halted.
Negate the effects of the Disable commands
This command causes the processor to disable the effects of the commands from $10 to $17.
Disable instruction cache
This command forces the processor to run with the instruction cache disabled. The $0F command ne-
gates the effect of this command. This command must be issued only when the processor is halted.
Disable data cache
This command forces the processor to run with the data cache disabled. The $0F command negates the
effect of this command. This command must be issued only when the processor is halted.
Disable instruction ATC
This command forces the processor to run with the instruction ATC disabled. The $0F command negates
the effect of this command. This command must be issued only when the processor is halted.
Disable data ATC
This command forces the processor to run with the data ATC disabled. The $0F command negates the
effect of this command. This command must be issued only when the processor is halted.
Disable write buffer
This command forces the processor to run with the store buffers disabled. This command operation is
equivalent to that provided by the cache control register (CACR) bit 29. The $0F command negates the
effect of this command. This command must be issued only when the processor is halted.
Disable branch cache
This command forces the processor to run with the branch cache disabled. The $0F command negates
the effect of this command. This command must be issued only when the processor is halted.
Disable FPU
This command forces the FPU-disabled operation. The $0F command negates the effect of this com-
mand. This command must be issued only when the processor is halted.
Disable secondary OEP
This command disables superscalar operation. The $0F command negates the effect of this command.
This command must be issued only when the processor is halted.
trace -> normal trace; bkpt -> normal breakpoint
Both the trace and breakpoint exceptions operate normally. This command must be issued only when
the processor is halted.
trace -> normal trace; bkpt -> bkpt with emulator mode entry
The trace exception operates normally. A breakpoint exception operates using vector offset $30, in ad-
dition, the processor enters the emulator mode. This command must be issued only when the processor
is halted.
trace -> normal trace with emulator mode entry; bkpt -> normal breakpoint
The breakpoint exception operates normally. A trace exception operates normally; in addition, the pro-
cessor enters the emulator mode. This command must be issued only when the processor is halted.
trace -> normal trace with emulator mode entry; bkpt -> bkpt with emulator mode entry
The trace exception operates normally. The breakpoint exception operates using vector offset $30. In
addition, when either of these exceptions are taken, the processor enters the emulator mode. This com-
mand must be issued only when the processor is halted.
Generate an emulator interrupt
Take an emulator interrupt exception.
Table 9-5. Command Summary (Continued)
M68060 USER’S MANUAL
IEEE 1149.1 Test (JTAG) and Debug Pipe Control Modes
Command Operation
9-29

Related parts for MC68EC060RC50