AD7194 Analog Devices, AD7194 Datasheet - Page 40

no-image

AD7194

Manufacturer Part Number
AD7194
Description
8-Channel, 4.8 kHz, Ultralow Noise, 24-Bit Sigma-Delta ADC with PGA
Manufacturer
Analog Devices
Datasheet

Specifications of AD7194

Resolution (bits)
24bit
# Chan
8
Sample Rate
n/a
Interface
Ser,SPI
Analog Input Type
Diff-Uni
Ain Range
(2Vref/PGA Gain) p-p
Adc Architecture
Sigma-Delta
Pkg Type
CSP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7194BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7194
When the analog input is constant or a channel change occurs,
valid conversions are available at a constant output data rate.
When conversions are being performed on a single channel and
a step change occurs on the analog input, the ADC continues to
output fully settled conversions if the step change is synchronized
with the conversion process. If the step change is asynchronous,
one conversion is output from the ADC, which is not completely
settled (see Figure 30).
Table 29 shows examples of output data rate and the corres-
ponding FS values.
Table 29. Examples of Output Data Rates and the
Corresponding Settling Time (Zero Latency)
FS[9:0]
480
96
80
Sinc
Figure 31 shows the frequency response of the sinc
FS[9:0] is set to 96 and the master clock is 4.92 MHz. With zero
latency disabled, the output data rate is equal to 50 Hz. With
zero latency enabled, the output data rate is 12.5 Hz. The sinc
filter provides 50 Hz (±1 Hz) rejection in excess of 120 dB
minimum, assuming a stable master clock.
ANALOG
OUTPUT
INPUT
4
ADC
–100
–110
–120
50 Hz/60 Hz Rejection
–10
–20
–30
–40
–50
–60
–70
–80
–90
0
0
Output Data Rate (Hz)
2.5
12.5
15
Figure 31. Sinc
Figure 30. Sinc
25
50
4
Filter Response (FS[9:0] = 96)
FREQUENCY (Hz)
4
1/
Zero Latency Operation
f
ADC
75
100
Settling Time (ms)
400
80
66.6
125
4
filter when
SETTLED
FULLY
150
Rev. 0 | Page 40 of 56
4
Figure 32 shows the frequency response when FS[9:0] is
programmed to 80 and the master clock is equal to 4.92 MHz.
The output data rate is 60 Hz when zero latency is disabled and
15 Hz when zero latency is enabled. The sinc
60 Hz (±1 Hz) rejection of 120 dB minimum, assuming a stable
master clock.
Simultaneous 50 Hz and 60 Hz rejection is obtained when
FS[9:0] is programmed to 480 and the master clock equals
4.92 MHz. The output data rate is 10 Hz when zero latency is
disabled and 2.5 Hz when zero latency is enabled. The sinc
filter provides 50 Hz (±1 Hz) and 60 Hz (±1 Hz) rejection of
120 dB minimum, assuming a stable master clock.
Simultaneous 50 Hz/60 Hz rejection can also be achieved using
the REJ60 bit in the mode register. When FS[9:0] is set to 96
and REJ60 is set to 1, notches are placed at 50 Hz and 60 Hz.
–100
–110
–120
–100
–120
–110
–10
–20
–30
–40
–50
–60
–70
–80
–90
–10
–20
–30
–40
–50
–60
–70
–80
–90
0
0
0
0
Figure 33. Sinc
Figure 32. Sinc
30
30
4
4
Filter Response (FS[9:0] = 480)
Filter Response (FS[9:0] = 80)
FREQUENCY (Hz)
FREQUENCY (Hz)
60
60
90
90
4
filter provides
120
120
150
150
4

Related parts for AD7194