IDT72V263L7-5BC IDT, Integrated Device Technology Inc, IDT72V263L7-5BC Datasheet - Page 21

no-image

IDT72V263L7-5BC

Manufacturer Part Number
IDT72V263L7-5BC
Description
IC FIFO 8192X18 7-5NS 100BGA
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V263L7-5BC

Function
Asynchronous, Synchronous
Memory Size
144K (8K x 18)
Data Rate
133MHz
Access Time
5ns
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V263L7-5BC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V263L7-5BC
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
BUS-MATCHING (IW, OW)
During Master Reset, the state of these pins is used to configure the device bus
sizes. See Table 1 for control settings. All flags will operate based on the word/
byte size boundary as defined by the selection of the widest input or output bus
width.
BIG-ENDIAN/LITTLE-ENDIAN (BE)
on BE during Master Reset will select Little-Endian format. This function is useful
when data is written into the FIFO in word format (x18) and read out of the FIFO
in word format (x18) or byte format (x9). If Big-Endian mode is selected, then
the most significant byte of the word written into the FIFO will be read out of the
FIFO first, followed by the least significant byte. If Little-Endian format is selected,
then the least significant byte of the word written into the FIFO will be read out
first, followed by the most significant byte. The mode desired is configured during
master reset by the state of the Big-Endian (BE) pin. Refer to Figure 4, Bus-
Matching Byte Arrangement, for a diagram showing the byte arrangement.
PROGRAMMABLE FLAG MODE (PFM)
Asynchronous Programmable flag timing mode. A HIGH on PFM will select
Synchronous Programmable flag timing mode. If asynchronous PAF/PAE
configuration is selected (PFM, LOW during MRS), the PAE is asserted LOW
on the LOW-to-HIGH transition of RCLK. PAE is reset to HIGH on the LOW-to-
HIGH transition of WCLK. Similarly, the PAF is asserted LOW on the LOW-to-
HIGH transition of WCLK and PAF is reset to HIGH on the LOW-to-HIGH
transition of RCLK.
MRS) , the PAE is asserted and updated on the rising edge of RCLK only and
not WCLK. Similarly, PAF is asserted and updated on the rising edge of WCLK
only and not RCLK. The mode desired is configured during master reset by the
state of the Programmable Flag Mode (PFM) pin.
INTERSPERSED PARITY (IP)
A HIGH will select Interspersed Parity mode. The IP bit function allows the user
to select the parity bit in the word loaded into the parallel port (D0-Dn) when
programming the flag offsets. If Interspersed Parity mode is selected, then the
FIFO will assume that the parity bit is located in bit position D8 and D17 during
the parallel programming of the flag offsets, and will therefore ignore D8 when
loading the offset register in parallel mode. This is also applied to the output
register when reading the value of the offset register. If Interspersed Parity is
selected then output Q8 will be invalid. If Non-Interspersed Parity mode is
selected, then D16 and D17 are the parity bits and are ignored during parallel
programming of the offsets. (D8 becomes a valid bit). Additionally, output Q8 will
become a valid bit when performing a read of the offset register. IP mode is
selected during Master Reset by the state of the IP input pin. Interspersed Parity
control only has an effect during parallel programming of the offset registers. It
does not effect the data written to and read from the FIFO.
OUTPUTS:
FULL FLAG (FF/IR)
is selected. When the FIFO is full, FF will go LOW, inhibiting further write
operations. When FF is HIGH, the FIFO is not full. If no reads are performed
after a reset (either MRS or PRS), FF will go LOW after D writes to the FIFO.
If x18 Input or x18 Output bus Width is selected, D = 512 for the IDT72V223,
IDT72V263/273/283/293/103/113 3.3V HIGH DENSITY SUPERSYNC II
8K x 18, 16K x 9/18, 32K x 9/18, 64K x 9/18, 128K x 9/18, 256K x 9/18, 512K x9
IDT72V223/233/243/253/263/273/283/293 3.3V HIGH DENSITY SUPERSYNC II
512 x 18, 1K x 9/18, 2K x 9/18, 4K x 9/18, 8K x 9/18, 16K x 9/18, 32K x 9/18, 64K x 9/18, 128K x 9
If synchronous PAE/PAF configuration is selected (PFM, HIGH during
During Master Reset, a LOW on IP will select Non-Interspersed Parity mode.
The pins IW and OW are used to define the input and output bus widths.
During Master Reset, a LOW on BE will select Big-Endian operation. A HIGH
During Master Reset During Master Reset, a LOW on PFM will select
This is a dual purpose pin. In IDT Standard mode, the Full Flag (FF) function
TM
21
NARROW BUS FIFO
1,024 for the IDT72V233, 2,048 for the IDT72V243, 4,096 for the IDT72V253,
8,192 for the IDT72V263, 16,384 for the IDT72V273, 32,768 for the IDT72V283
and 65,536 for the IDT72V293. If both x9 Input and x9 Output bus Widths are
selected, D = 1,024 for the IDT72V223, 2,048 for the IDT72V233, 4,096 for the
IDT72V243, 8,192 for the IDT72V253, 16,384 for the IDT72V263, 32,768 for
the IDT72V273, 65,536 for the IDT72V283 and 131,072 for the IDT72V293.
See Figure 7, Write Cycle and Full Flag Timing (IDT Standard Mode), for the
relevant timing information.
when memory space is available for writing in data. When there is no longer
any free space left, IR goes HIGH, inhibiting further write operations. If no reads
are performed after a reset (either MRS or PRS), IR will go HIGH after D writes
to the FIFO. If x18 Input or x18 Output bus Width is selected, D = 513 for the
IDT72V223, 1,025 for the IDT72V233, 2,049 for the IDT72V243, 4,097 for the
IDT72V253, 8,193 for the IDT72V263, 16,385 for the IDT72V273, 32,769 for
the IDT72V283 and 65,537 for the IDT72V293. If both x9 Input and x9 Output
bus Widths are selected, D = 1,025 for the IDT72V223, 2,049 for the
IDT72V233, 4,097 for the IDT72V243, 8,193 for the IDT72V253, 16,385 for
the IDT72V263, 32,769 for the IDT72V273, 65,537 for the IDT72V283 and
131,073 for the IDT72V293. See Figure 9, Write Timing (FWFT Mode), for
the relevant timing information.
counts the presence of a word in the output register. Thus, in FWFT mode, the
total number of writes necessary to deassert IR is one greater than needed to
assert FF in IDT Standard mode.
double register-buffered outputs.
EMPTY FLAG (EF/OR)
function is selected. When the FIFO is empty, EF will go LOW, inhibiting further
read operations. When EF is HIGH, the FIFO is not empty. See Figure 8, Read
Cycle, Empty Flag and First Word Latency Timing (IDT Standard Mode), for
the relevant timing information.
at the same time that the first word written to an empty FIFO appears valid on
the outputs. OR stays LOW after the RCLK LOW to HIGH transition that shifts the
last word from the FIFO memory to the outputs. OR goes HIGH only with a true
read (RCLK with REN = LOW). The previous data stays at the outputs, indicating
the last word was read. Further data reads are inhibited until OR goes LOW
again. See Figure 10, Read Timing (FWFT Mode), for the relevant timing
information.
mode, OR is a triple register-buffered output.
PROGRAMMABLE ALMOST-FULL FLAG (PAF)
reaches the almost-full condition. In IDT Standard mode, if no reads are
performed after reset (MRS), PAF will go LOW after (D-m) words are written
to the FIFO. If x18 Input or x18 Output bus Width is selected, (D-m) = (512-m)
writes for the IDT72V223, (1,024-m) writes for the IDT72V233, (2,048-m)
writes for the IDT72V243, (4,096-m) writes for the IDT72V253, (8,192-m)
writes for the IDT72V263, (16,384-m) writes for the IDT72V273, (32,768-m)
writes for the IDT72V283 and (65,536-m) writes for the IDT72V293. If both x9
Input and x9 Output bus Widths are selected, (D-m) = (1,024-m) writes for the
IDT72V223, (2,048-m) writes for the IDT72V233, (4,096-m) writes for the
IDT72V243, (8,192-m) writes for the IDT72V253, (16,384-m) writes for the
TM
In IDT Standard mode, EF is a double register-buffered output. In FWFT
In FWFT mode, the Input Ready (IR) function is selected. IR goes LOW
The IR status not only measures the contents of the FIFO memory, but also
FF/IR is synchronous and updated on the rising edge of WCLK. FF/IR are
This is a dual purpose pin. In the IDT Standard mode, the Empty Flag (EF)
In FWFT mode, the Output Ready (OR) function is selected. OR goes LOW
The Programmable Almost-Full flag (PAF) will go LOW when the FIFO
EF/OR is synchronous and updated on the rising edge of RCLK.
NARROW BUS FIFO
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
FEBRUARY 11, 2009

Related parts for IDT72V263L7-5BC