IDT72V263L7-5BC IDT, Integrated Device Technology Inc, IDT72V263L7-5BC Datasheet - Page 6

no-image

IDT72V263L7-5BC

Manufacturer Part Number
IDT72V263L7-5BC
Description
IC FIFO 8192X18 7-5NS 100BGA
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V263L7-5BC

Function
Asynchronous, Synchronous
Memory Size
144K (8K x 18)
Data Rate
133MHz
Access Time
5ns
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V263L7-5BC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V263L7-5BC
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTE:
1. Inputs should not change state after Master Reset.
IDT72V223/233/243/253/263/273/283/293 3.3V HIGH DENSITY SUPERSYNC II
512 x 18, 1K x 9/18, 2K x 9/18, 4K x 9/18, 8K x 9/18, 16K x 9/18, 32K x 9/18, 64K x 9/18, 128K x 9
PIN DESCRIPTION (TQFP & BGA PACKAGES)
RD
Symbol
BE
D
EF/OR
FF/IR
FSEL0
FSEL1
FWFT/SI First Word Fall
HF
IP
IW
LD
MRS
OE
OW
PAE
PAF
PFM
PRS
Q
REN
RCLK/
0
0
(1)
(1)
–D
–Q
(1)
(1)
(1)
17
17
(1)
(1)
*Big-Endian/
Little-Endian
Data Inputs
Empty Flag/
Output Ready
Full Flag/
Input Ready
Flag Select Bit 0
Flag Select Bit 1
Through/Serial In
Half-Full Flag
Interspersed Parity
Input Width
Load
Master Reset
Output Enable
Output Width
Programmable
Almost-Empty Flag
Programmable
Almost-Full Flag
Programmable
Flag Mode
Partial Reset
Data Outputs
Read Enable
Read Clock/
Read Strobe
Name
I/O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
During Master Reset, a LOW on BE will select Big-Endian operation. A HIGH on BE during Master Reset will
select Little-Endian format.
Data inputs for a 18- or 9-bit bus. When in 18-bit mode, D
FWFT mode, the OR function is selected. OR indicates whether or not there is valid data available at the outputs.
FWFT mode, the IR function is selected. IR indicates whether or not there is space available for writing to the FIFO
memory.
During Master Reset, this input along with FSEL1 and the LD pin, will select the default offset values for the
programmable flags PAE and PAF. There are up to eight possible settings available.
During Master Reset, this input along with FSEL0 and the LD pin will select the default offset values for the
During Master Reset, selects First Word Fall Through or IDT Standard mode. After Master Reset, this pin functions
as a serial input for loading offset registers.
HF indicates whether the FIFO memory is more or less than half-full.
During Master Reset, a LOW on IP will select Non-Interspersed Parity mode. A HIGH will select Interspersed
Parity mode. Interspersed Parity control only has an effect during parallel programming of the offset registers. It
does not effect the data written to and read from the FIFO.
This pin selects the bus width of the write port. During Master Reset, when IW is LOW, the write port will be
configured with a x18 bus width. If IW is HIGH, the write port will be a x9 bus width.
one of eight default offset values for the PAE and PAF flags, along with the method by which these offset registers can
be programmed, parallel or serial (see Table 2). After Master Reset, this pin enables writing to and reading from the
offset registers.
MRS initializes the read and write pointers to zero and sets the output register to all zeroes. During Master Reset, the
FIFO is configured for either FWFT or IDT Standard mode, Bus-Matching configurations, one of eight programmable
flag default settings, serial or parallel programming of the offset settings, Big-Endian/Little-Endian format, zero latency
timing mode, interspersed parity, and synchronous versus asynchronous programmable flag timing modes.
This pin selects the bus width of the read port. During Master Reset, when OW is LOW, the read port willbe config-
ured with a x18 bus width. If OW is HIGH, the read port will be a x9 bus width.
PAE goes LOW if the number of words in the FIFO memory is less than offset n, which is stored in the Empty Offset
register. PAE goes HIGH if the number of words in the FIFO memory is greater than or equal to offset n.
PAF goes HIGH if the number of free locations in the FIFO memory is more than offset m, which is stored in the
Full Offset register. PAF goes LOW if the number of free locations in the FIFO memory is less than or equal to m.
During Master Reset, a LOW on PFM will select Asynchronous Programmable flag timing mode. A HIGH on PFM
will select Synchronous Programmable flag timing mode.
PRS initializes the read and write pointers to zero and sets the output register to all zeroes. During Partial Reset,
the existing mode (IDT or FWFT), programming method (serial or parallel), and programmable flag settings are
all retained.
Data outputs for a 18- or 9-bit bus. When in 18-bit mode, Q
used, and the unused outputs, Q
state of OE.
REN enables RCLK for reading data from the FIFO memory and offset registers.
into the offset registers is output on a rising edge of RCLK. If Asynchronous operation of the read port has been
selected, a rising edge on RD reads data from the FIFO in an Asynchronous manner. REN should be tied LOW.
Asynchronous operation of the RCLK/RD input is only available in the BGA package.
In the IDT Standard mode, the EF function is selected. EF indicates whether or not the FIFO memory is empty. In
In the IDT Standard mode, the FF function is selected. FF indicates whether or not the FIFO memory is full. In the
This is a dual purpose pin. During Master Reset, the state of the LD input, along with FSEL0 and FSEL1, determines
If Synchronous operation of the read port has been selected, when enabled by REN, the rising edge of RCLK
reads data from the FIFO memory and offsets from the programmable registers. If LD is LOW, the values loaded
OE controls the output impedance of Q
and the unused inputs, D
programmable flags PAE and PAF. There are up to eight possible settings available.
9
–D
17,
9
should be tied LOW.
-Q
17
6
should not be connected. Outputs are not 5V tolerant regardless of the
n.
TM
NARROW BUS FIFO
Description
0
–D
0
–Q
17
17
are used. When in 9-bit mode, D
are used and when in 9-bit mode, Q
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
FEBRUARY 11, 2009
0
–D
8
0
are used
–Q
8
are

Related parts for IDT72V263L7-5BC