ez80f92 ZiLOG Semiconductor, ez80f92 Datasheet - Page 123

no-image

ez80f92

Manufacturer Part Number
ez80f92
Description
Ez80acclaim Flash Microcontrollers
Manufacturer
ZiLOG Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ez80f92AZ020EC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f92AZ020EC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f92AZ020EG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f92AZ020SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f92AZ020SC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80f92AZ020SG
Manufacturer:
Zilog
Quantity:
20
Part Number:
ez80f92AZ020SG
Manufacturer:
MAX
Quantity:
47
Part Number:
ez80f92AZ020SG
Manufacturer:
ZILOG
Quantity:
3
PS015313-0508
UART Line Control Register
This register is used to control the communication control parameters.
See
Table 60. UART Line Control Registers(UART0_LCTL = 00C3h, UART1_LCTL =
00D3h)
Bit
Position
1
CLRRXF
0
FIFOEN
Note: *Receive FIFO is not enabled during
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
7
DLAB
Note: *Receive Parity is set to SPACE in MULTIDROP mode.
Table 60
and
Value
0
1
0
1
Value
0
1
Table 61
Description
No effect.
Clear the receive FIFO, clear the receive error FIFO, and reset
the receive FIFO pointer. Valid only if the FIFO is enabled.
Transmit and receive FIFOs are disabled. Transmit and receive
buffers are only 1 byte deep.
Transmit and receive FIFOs are enabled*.
R/W
Description
Access to the UART registers at I/O addresses UARTx_RBR,
UARTx_THR, and UARTx_IER is enabled.
Access to the Baud Rate Generator registers at I/O addresses
UARTx_BRG_L and UARTx_BRG_H is enabled.
on page 118.
7
0
R/W
6
0
MULTIDROP
R/W
5
0
Universal Asynchronous Receiver/Transmitter
R/W
4
0
mode.
R/W
3
0
Product Specification
R/W
2
0
eZ80F92/eZ80F93
R/W
1
0
R/W
0
0
116

Related parts for ez80f92