P89LPC982FDH,529 NXP Semiconductors, P89LPC982FDH,529 Datasheet - Page 40

no-image

P89LPC982FDH,529

Manufacturer Part Number
P89LPC982FDH,529
Description
MCU 80C51 8KB FLASH 28TSSOP
Manufacturer
NXP Semiconductors
Series
LPC900r
Datasheet

Specifications of P89LPC982FDH,529

Program Memory Type
FLASH
Program Memory Size
8KB (8K x 8)
Package / Case
28-TSSOP
Core Processor
8051
Core Size
8-Bit
Speed
18MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
26
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
P89LPC
Core
80C51
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
18 MHz
Number Of Programmable I/os
23
Number Of Timers
5
Operating Supply Voltage
2.4 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
935290303529
NXP Semiconductors
P89LPC980_982_983_985
Product data sheet
7.16.1.3 Input-only configuration
7.16.1.4 Push-pull output configuration
7.16.2 Port 0 analog functions
7.16.3 Additional port features
7.16.4 Pin remap
The input-only port configuration has no output drivers. It is a Schmitt trigger input that
also has a glitch suppression circuit.
The push-pull output configuration has the same pull-down structure as both the
open-drain and the quasi-bidirectional output modes, but provides a continuous strong
pull-up when the port latch contains a logic 1. The push-pull mode may be used when
more source current is needed from a port output. A push-pull port pin has a
Schmitt triggered input that also has a glitch suppression circuit. The
P89LPC980/982/983/985 device has high current source on eight pins in push-pull mode.
See
The P89LPC980/982/983/985 incorporates two Analog Comparators. In order to give the
best analog function performance and to minimize power consumption, pins that are being
used for analog functions must have the digital outputs and digital inputs disabled.
Digital outputs are disabled by putting the port output into the Input-Only
(high-impedance) mode.
Digital inputs on Port 0 may be disabled through the use of the PT0AD register, bits 1:5.
On any reset, PT0AD[1:5] defaults to logic 0s to enable digital functions.
After power-up, all pins are in Input-Only mode. Please note that this is different from
the LPC76x series of devices.
Every output on the P89LPC980/982/983/985 has been designed to sink typical LED
drive current. However, there is a maximum total output current for all ports which must
not be exceeded. Please refer to
specifications.
All ports pins that can function as an output have slew rate controlled outputs to limit noise
generated by quickly switching output signals. The slew rate is factory-set to
approximately 10 ns rise and fall times.
This feature allows the functions of UART/I2C/SPI to be remapped to other pins.
Configuration register controls the multiplexers to allow connection between the pins and
the on chip peripherals. See
UART/I2C/SPI, each has two options of pin configuration: primary pin map and alternative
pin map. After reset, UART/I2C/SPI chooses the primary pin map as default. User can
adjust to the alternative pin map through configuring PINCON register according to the
application.
After power-up, all I/O pins except P1.5, may be configured by software.
Pin P1.5 is input only. Pins P1.2 and P1.3 are configurable for either input-only or
open-drain.
Table 12 “Limiting
values”.
Rev. 4 — 15 June 2010
8-bit microcontroller with accelerated two-clock 80C51 core
Table 10 “SPI/I2C/UART pin
Table 13 “Static characteristics”
P89LPC980/982/983/985
remap”.
for detailed
© NXP B.V. 2010. All rights reserved.
40 of 85

Related parts for P89LPC982FDH,529