LPC2923FBD100,551 NXP Semiconductors, LPC2923FBD100,551 Datasheet - Page 49

IC ARM9 MCU FLASH 256KB 100-LQFP

LPC2923FBD100,551

Manufacturer Part Number
LPC2923FBD100,551
Description
IC ARM9 MCU FLASH 256KB 100-LQFP
Manufacturer
NXP Semiconductors
Series
LPC2900r
Datasheet

Specifications of LPC2923FBD100,551

Core Processor
ARM9
Core Size
32-Bit
Speed
125MHz
Connectivity
CAN, I²C, LIN, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
16K x 8
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
1.71 V ~ 3.6 V
Data Converters
A/D 16x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
LPC29
Core
ARM968E-S
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935287115551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2923FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2921_23_25_3
Product data sheet
6.15.5.1 Functional description
6.15.5 Power Management Unit (PMU)
Table 28.
This module enables software to actively control the system’s power consumption by
disabling clocks not required in a particular operating mode.
Using the base clocks from the CGU as input, the PMU generates branch clocks to the
rest of the LPC2921/2923/2925. Output clocks branched from the same base clock are
phase- and frequency-related. These branch clocks can be individually controlled by
software programming.
The key features are:
The PMU controls all internal clocks coming out of the CGU0 for power-mode
management. With some exceptions, each branch clock can be switched on or off
individually under control of software register bits located in its individual configuration
register. Some branch clocks controlling vital parts of the device operate in a fixed mode.
Table 29
By programming the configuration register the user can control which clocks are switched
on or off, and which clocks are switched off when entering Power-down mode.
Note that the standby-wait-for-interrupt instructions of the ARM968E-S processor (putting
the ARM CPU into a low-power state) are not supported. Instead putting the ARM CPU
into power-down should be controlled by disabling the branch clock for the CPU.
Remark: For any disabled branch clocks to be re-activated their corresponding base
clocks must be running (controlled by the CGU0).
Table 29
Every branch clock is related to one particular base clock: it is not possible to switch the
source of a branch clock in the PMU.
Symbol
RST
Individual clock control for all LPC2921/2923/2925 sub-modules.
Activates sleeping clocks when a wake-up event is detected.
Clocks can be individually disabled by software.
Supports AHB master-disable protocol when AUTO mode is set.
Disables wake-up of enabled clocks when Power-down mode is set.
Activates wake-up of enabled clocks when a wake-up event is received.
Status register is available to indicate if an input base clock can be safely switched off
(i.e. all branch clocks are disabled).
shows which mode-control bits are supported by each branch clock.
shows the relation between branch and base clocks, see also
RGU pins
All information provided in this document is subject to legal disclaimers.
Direction
IN
Rev. 03 — 14 April 2010
Description
external reset input, active LOW; pulled up internally
ARM9 microcontroller with CAN, LIN, and USB
LPC2921/2923/2925
© NXP B.V. 2010. All rights reserved.
Section
6.7.1.
49 of 84

Related parts for LPC2923FBD100,551