M3062GF8NGP#U5 Renesas Electronics America, M3062GF8NGP#U5 Datasheet - Page 134

MCU 3V 64K PB FREE 100-LQFP

M3062GF8NGP#U5

Manufacturer Part Number
M3062GF8NGP#U5
Description
MCU 3V 64K PB FREE 100-LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheet

Specifications of M3062GF8NGP#U5

Core Processor
M16C/60
Core Size
16-Bit
Speed
10MHz
Connectivity
SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M3062GF8NGP#U5M3062GF8NGP
Manufacturer:
MITSUBISHI
Quantity:
20 000
Company:
Part Number:
M3062GF8NGP#U5M3062GF8NGP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M3062GF8NGP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Clock asynchronous serial I/O (UART) mode
Rev.1.1
Figure 1.16.22. Typical transmit/receive timing in UART mode (used for the SIM interface)
Note 1: The transmit is started with overflow timing of BRG after having written in a value at the transmit buffer in the above timing.
TxD
RxD
Transmit register
empty flag (TXEPT)
RxD
TxD
Signal conductor level
(Note 2)
Receive complete
flag (RI)
Transfer clock
Transmit enable
bit(TE)
Transmit buffer
empty flag(TI)
Signal conductor level
(Note 2)
Transmit interrupt
request bit (IR)
Transfer clock
Receive enable
bit (RE)
Receive interrupt
request bit (IR)
Note 2: Equal in waveform because TxD
2
2
2
2
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
The above timing applies to the following settings :
Shown in ( ) are bit symbols.
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
“1”
“0”
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “0”.
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “1”.
Start
ST
ST
Start
ST
ST
bit
bit
D
D
D
D
0
0
0
0
Data is set in UART2 transmit buffer register
D
D
D
D
1
1
1
1
Tc
2
Tc
D
D
D
D
and RxD
2
2
2
2
D
D
D
D
3
3
3
3
D
D
D
D
4
4
4
4
2
D
D
D
D
are connected.
5
5
5
5
D
D
Transferred from UART2 transmit buffer register to UART2 transmit register
D
D
6
6
6
6
D
D
D
Parity
D
Parity
7
7
7
7
bit
bit
Tc = 16 (n + 1) / fi
Tc = 16 (n + 1) / fi
P
P
P
P
Cleared to “0” when interrupt request is accepted, or cleared by software
SP
Cleared to “0” when interrupt request is accepted, or cleared by software
SP
SP
SP
fi : frequency of BRG2 count source (f
n : value set to BRG2
fi : frequency of BRG2 count source (f
n : value set to BRG2
Stop
Stop
bit
bit
Read to receive buffer
ST
ST
ST
The level is detected by the
interrupt routine.
ST
Note 1
An “L” level returns from TxD
the occurrence of a parity error.
An “L” level returns from TxD
the occurrence of a parity error.
D
D
D
D
0
0
0
0
D
D
D
D
1
1
1
1
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
D
D
D
D
2
2
2
2
D
D
D
D
3
3
3
3
D
D
D
D
4
4
4
4
D
D
1
D
D
1
, f
5
5
, f
5
5
2
8
8
D
D
2
, f
due to
D
, f
D
6
6
due to
6
6
32
32
D
D
D
)
)
D
7
7
7
7
M3062GF8NFP/GP
P
P
P
P
Read to receive buffer
Mitsubishi microcomputers
SP
SP
SP
SP
The level is
detected by the
interrupt routine.
131

Related parts for M3062GF8NGP#U5