UPD78F0551MA-FAA-AX Renesas Electronics America, UPD78F0551MA-FAA-AX Datasheet - Page 112

no-image

UPD78F0551MA-FAA-AX

Manufacturer Part Number
UPD78F0551MA-FAA-AX
Description
MCU 8BIT 16-SSOP
Manufacturer
Renesas Electronics America
Series
78K0/Kx2-Lr
Datasheet

Specifications of UPD78F0551MA-FAA-AX

Core Processor
78K/0
Core Size
8-Bit
Speed
10MHz
Connectivity
I²C, LIN, UART/USART
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
9
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
FF85H to
FF8BH
FF8CH
FF8DH to
FF98H
FF99H
FF9AH to
FF9EH
FF9FH
FFA0H
FFA1H
FFA2H
FFA3H
FFA4H
FFA5H
FFA6H
FFA7H
FFA8H
FFA9H
FFAAH
FFABH
FFACH
FFADH
FFAEH
Address
78K0/Kx2-L
R01UH0028EJ0400 Rev.4.00
Sep 27, 2010
Notes 1. The reset value of WDTE is determined by setting of option byte.
Remark
TCL51
WDTE
OSCCTL
RCM
MCM
MOC
OSTC
OSTS
IICA
SVA0
IICACTL0
IICACTL1
IICAF0
IICAS0
RESF
IICWL
IICWH
Symbol
2. The value of this register is 00H immediately after a reset release but automatically changes to 80H after
3. The reset value of RESF varies depending on the reset source.
For a bit name enclosed in angle brackets (<>), the bit name is defined as a reserved word in the RA78K0,
and is defined as an sfr variable using the #pragma sfr directive in the CC78K0.
oscillation accuracy stabilization of high-speed internal oscillator has been waited.
<MSTS0> <ALD0> <EXC0> <COI0> <TRC0> <ACKD0> <STD0> <SPD0>
<WUP>
<RSTS>
<MSTOP>
<IICE0> <LREL0> <WREL0> <SPIE0> <WTIM0> <ACKE0> <STT0> <SPT0>
<STCF> <IICBSY>
<EXCL
K>
7
0
0
0
0
0
<OSC
SEL>
6
0
0
0
0
0
0
0
0
Table 3-9. Special Function Register List: 78K0/KB2-L (4/5)
<CLD0> <DAD0> <SMC0> <DFC0>
5
0
0
0
0
0
0
0
0
0
MOST11 MOST13 MOST14 MOST15 MOST16
WDTRF
4
0
0
0
0
0
0
0
Bit No.
3
0
0
0
0
0
0
0
0
TCL512 TCL511 TCL510
<XSEL> <MCS> <MCM0>
OSTS2 OSTS1 OSTS0
2
0
0
0
0
0
<STCEN>
STOP>
<LSR
1
0
0
0
0
<RSTO
<IICRSV>
LVIRF
P>
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
CHAPTER 3 CPU ARCHITECTURE
1
Simultaneously
Number of Bits
Manipulated
8
16
9AH
80H
00H
Reset
After
1AH/
FFH
FFH
00H
00H
00H
80H
00H
05H
00H
00H
00H
00H
00H
00H
Note
Note3
Note1
2
210, 640
211, 641
318
365
202
207
209
208
490
490
492
501
499
497
664
503
503
98

Related parts for UPD78F0551MA-FAA-AX