HD64F3048BF25 Renesas Electronics America, HD64F3048BF25 Datasheet - Page 214

IC H8 MCU FLASH 128K 100QFP

HD64F3048BF25

Manufacturer Part Number
HD64F3048BF25
Description
IC H8 MCU FLASH 128K 100QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3048BF25

Core Processor
H8/300H
Core Size
16-Bit
Speed
8MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3048BF25
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F3048BF25V
Manufacturer:
RENESAS/PBF
Quantity:
2 631
Part Number:
HD64F3048BF25V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 7 Refresh Controller
Pseudo-Static RAM Control Signals
Refresh Cycle Priority Order
When there are simultaneous bus requests, the priority order is:
For details see section 6.3.7, Bus Arbiter Operation.
Wait State Insertion
When bit AST3 is set to 1 in ASTCR, the wait state controller (WSC) can insert wait states into
bus cycles and refresh cycles. For details see section 6.3.5, Wait Modes.
Rev. 3.00 Sep 27, 2006 page 186 of 872
REJ09B0325-0300
Figure 7.15 shows the control signals for pseudo-static RAM read, write, and refresh cycles.
Address
bus
CS
RD
HWR
LWR
RFSH
AS
Note: * 16-bit access
3
(High)
Figure 7.15 Pseudo-Static RAM Control Signal Output Timing
External bus master > refresh controller > DMA controller > CPU
Read cycle
Write cycle *
Area 3 top address
Refresh cycle
(Low)

Related parts for HD64F3048BF25