HD64F3048BF25 Renesas Electronics America, HD64F3048BF25 Datasheet - Page 621

IC H8 MCU FLASH 128K 100QFP

HD64F3048BF25

Manufacturer Part Number
HD64F3048BF25
Description
IC H8 MCU FLASH 128K 100QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3048BF25

Core Processor
H8/300H
Core Size
16-Bit
Speed
8MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3048BF25
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F3048BF25V
Manufacturer:
RENESAS/PBF
Quantity:
2 631
Part Number:
HD64F3048BF25V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
18.6.1
When boot mode is used, the flash memory programming control program must be prepared in the
host beforehand. The SCI channel to be used is set to asynchronous mode.
When a reset-start is executed after H8/3048F-ONE’s pins have been set to boot mode, the boot
program built into the LSI is started and the programming control program prepared in the host is
serially transmitted to the LSI via the SCI. In the LSI, the programming control program received
via the SCI is written into the programming control program area in on-chip RAM. After the
transfer is completed, the programming control program is recognized (the ID code is checked) if
it corresponds to the H8/3048F-ONE. When the ID code is matched, control branches to the start
address of the programming control program area and the programming control program execution
state is entered (flash memory programming is performed).
The transferred programming control program must therefore include coding that follows the
programming algorithm given later.
The system configuration in boot mode is shown in figure 18.7, and the boot mode execution
procedure in figure 18.8.
Note: * For pins RxD1 and TxD1, use on-board pull-up.
Boot Mode
Section 18 ROM (H8/3048F-ONE: Single Power Supply, H8/3048B Mask ROM Version)
Host
Figure 18.7 System Configuration in Boot Mode
Verify data transmission
Write data reception
Rev. 3.00 Sep 27, 2006 page 593 of 872
RxD1 *
TxD1 *
SCI1
H8/3048F-ONE
Flash memory
On-chip RAM
REJ09B0325-0300

Related parts for HD64F3048BF25