EP20K100QC208-1 Altera, EP20K100QC208-1 Datasheet - Page 74

APEX 20K

EP20K100QC208-1

Manufacturer Part Number
EP20K100QC208-1
Description
APEX 20K
Manufacturer
Altera
Datasheet

Specifications of EP20K100QC208-1

Family Name
APEX 20K
Number Of Usable Gates
100000
Number Of Logic Blocks/elements
4160
# Registers
26
# I/os (max)
159
Frequency (max)
250MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
2.5V
Logic Cells
4160
Ram Bits
53248
Device System Gates
263000
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
2.625V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100QC208-1
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
Note to
(1)
74
These timing parameters are sample-tested only.
Tables 32
and 33:
Tables 34
timing microparameters for the f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
SU
H
CO
LUT
ESBARC
ESBSRC
ESBAWC
ESBSWC
ESBWASU
ESBWAH
ESBWDSU
ESBWDH
ESBRASU
ESBRAH
ESBWESU
ESBWEH
ESBDATASU
ESBDATAH
ESBWADDRSU
ESBRADDRSU
ESBDATACO1
ESBDATACO2
ESBDD
PD
PTERMSU
PTERMCO
Table 34. APEX 20KE LE Timing Microparameters
Table 35. APEX 20KE ESB Timing Microparameters
Symbol
Symbol
through
LE register setup time before clock
LE register hold time after clock
LE register clock-to-output delay
LUT delay for data-in to data-out
ESB Asynchronous read cycle time
ESB Synchronous read cycle time
ESB Asynchronous write cycle time
ESB Synchronous write cycle time
ESB write address setup time with respect to WE
ESB write address hold time with respect to WE
ESB data setup time with respect to WE
ESB data hold time with respect to WE
ESB read address setup time with respect to RE
ESB read address hold time with respect to RE
ESB WE setup time before clock when using input register
ESB WE hold time after clock when using input register
ESB data setup time before clock when using input register
ESB data hold time after clock when using input register
ESB write address setup time before clock when using input
registers
ESB read address setup time before clock when using input
registers
ESB clock-to-output delay when using output registers
ESB clock-to-output delay without output registers
ESB data-in to data-out delay for RAM mode
ESB Macrocell input to non-registered output
ESB Macrocell register setup time before clock
ESB Macrocell register clock-to-output delay
37
show APEX 20KE LE, ESB, routing, and functional
MAX
timing model.
Parameter
Parameter
Altera Corporation

Related parts for EP20K100QC208-1