HH80556KH0364M S LAGD Intel, HH80556KH0364M S LAGD Datasheet - Page 14
HH80556KH0364M S LAGD
Manufacturer Part Number
HH80556KH0364M S LAGD
Description
Manufacturer
Intel
Datasheet
1.HH80556KH0364M_S_LAGD.pdf
(434 pages)
Specifications of HH80556KH0364M S LAGD
Rad Hardened
No
Lead Free Status / RoHS Status
Compliant
- Current page: 14 of 434
- Download datasheet (5Mb)
7.0
8.0
Figures
Intel
Datasheet
14
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
®
5100 Memory Controller Hub Chipset
Testability.............................................................................................................. 386
7.1
7.2
Ballout and Package Information ........................................................................... 396
8.1
8.2
8.3
Intel
Intel
Intel
Intel
Power-Up ................................................................................................................60
PWRGOOD...............................................................................................................61
Hard Reset ..............................................................................................................61
RESETI# Retriggering Limitations ...............................................................................62
Conceptual Intel
Type 1 Configuration Address to PCI Address Mapping...................................................71
Intel
PCI Express* Configuration Space ............................................................................ 112
PCI Hot Plug* Interrupt Flow .................................................................................... 154
Intel
Flow ..................................................................................................................... 229
Detailed Memory System Address Map ...................................................................... 260
Interrupt/SMM Region ............................................................................................. 267
System I/O Address Space ...................................................................................... 276
Representative Memory System 32 GB Mode.............................................................. 281
Connection of DIMM Serial I/O Signals ...................................................................... 285
XAPIC Address Encoding.......................................................................................... 292
PCI Hot Plug* Interrupt Flow .................................................................................... 300
Interrupt Swizzle .................................................................................................... 304
No Interrupt Swizzle ............................................................................................... 305
Intel
x4 PCI Express* Bit Lane ......................................................................................... 309
Intel
PCI Express* High Performance x16 Port ................................................................... 311
PCI Express* Packet Visibility By Physical Layer.......................................................... 313
PCI Express* Elastic Buffer (x4 Example)................................................................... 314
PCI Express* Deskew Buffer (4x Example)................................................................. 315
®
®
®
®
®
®
®
®
JTAG Port ....................................................................................................... 386
7.1.1
7.1.2
7.1.3
7.1.4
7.1.5
7.1.6
7.1.7
7.1.8
7.1.9
7.1.10 Bypass Register.................................................................................... 393
7.1.11 Device ID Register ................................................................................ 393
7.1.12 Boundary Scan Register......................................................................... 395
Extended Debug Port (XDP) .............................................................................. 395
Intel
Intel
Package Information ........................................................................................ 432
5100 Memory Controller Hub Chipset DMA Error/Channel Completion Interrupt Handling
5100 Memory Controller Hub Chipset-based System Block Diagram .......................32
5100 Memory Controller Hub Chipset Signal Diagram 32 GB Mode .........................57
5100 Memory Controller Hub Chipset Signal Diagram 48 GB Mode .........................58
5100 Memory Controller Hub Chipset Clock and Reset Requirements .....................59
5100 Memory Controller Hub Chipset Implementation of SRID and CRID Registers ..95
5100 Memory Controller Hub Chipset to ICH9R Enterprise South Bridge Interface .. 306
5100 Memory Controller Hub Chipset PCI Express* General Purpose Ports ............ 310
®
®
5100 Memory Controller Hub Chipset Ballout ............................................. 396
5100 Memory Controller Hub Chipset Ballout ............................................. 397
TAP Signals.......................................................................................... 386
Accessing TAP Logic .............................................................................. 387
Reset Behavior of TAP ........................................................................... 389
Clocking TAP ........................................................................................ 389
Accessing Instruction Register ................................................................ 389
Accessing Data Registers ....................................................................... 391
Public TAP Instructions .......................................................................... 391
Public Data Instructions ......................................................................... 392
Public Data Register Control ................................................................... 393
7.1.11.1 Device ID Register................................................................... 394
®
5100 Memory Controller Hub Chipset PCI Configuration Diagram ..........69
Intel
®
5100 MCH Chipset—Contents
Order Number: 318378-005US
July 2009
Related parts for HH80556KH0364M S LAGD
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Microprocessor: Intel Celeron M Processor 320 and Ultra Low Voltage Intel Celeron M Processor at 600MHz
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 82550 Fast Ethernet Multifunction PCI/CardBus Controller
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 64 Mbit. Access speed 150 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 100 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
DA28F640J5A-1505 Volt Intel StrataFlash Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 6300ESB I/O Controller Hub
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel 82801DB I/O Controller Hub (ICH4), Pb-Free SLI
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel 82801FB I/O Controller Hub (ICH6)
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel Strataflash Memory28F128J3 28F640J3 28F320J3
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Controllers, Intel 430TX PCIset: 82439TX System Controller (MTXC)
Manufacturer:
Intel Corporation