MC68030FE25C Freescale Semiconductor, MC68030FE25C Datasheet - Page 183

no-image

MC68030FE25C

Manufacturer Part Number
MC68030FE25C
Description
IC MPU 32BIT ENHANCED 132-CQFP
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68030FE25C

Processor Type
M680x0 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
132-CQFP
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
132
Package Type
CQUAD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030FE25C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68030FE25C
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
IN
7-22
7.2.4 Address, Size, and Data Bus Relationships
D31
I
Figure 7-17. Misaligned Cachable Long-Word Transfer from Long-Word Bus
The data transfer examples show how the MC68030 drives data onto or
the combinations of the size signals and address signals that are used to
them. The port size also affects the generation of these enable signals as
W for 16-bit ports, and L for 32-bit ports. The letters B, W, and L imply that
the byte enable signal should be true for that port size. A dash (--) implies
that the byte enable signal does not apply.
generate byte enable signals for each of the four sections of the data bus for
shown in the table. The four columns on the right correspond to the four
The MC68030 always drives all sections of the data bus because, at the start
of a write cycle, the bus controller does not know the port size. The byte
enable signals in the table apply only to read operations that are not to be
which the data is cached, the addressed port must drive all sections of the
receives data from the correct byte sections of the data bus. Table 7-7 shows
noncachable read cycles and all write cycles if the addressed device requires
byte enable signals. Letters B, W, and L refer to port sizes: B for 8-bit ports,
internally cached and to write operations. For cachable read cycles, during
bus on which it resides.
OPO
MSB
LONG WORD OPERAND (REGISTER)
OP1
LONG WORD MEMORY
UMB
DATA BUS
t
LMB
OP2
MC68030 USER'S MANUAL
I
I
31
31
LSB
OP3
PR2
D0
0
I
I
I
SIZ1
0
1
PR,
SIZO
CACHE ENTRIES
0
1
MC68030
I
A2
0
1
PR
A1
I
0
AO
I
0
I
DSACKI
MOTOROLA
MEMORY CONTROL
L
L
0
0
I
DSACKO
L
L

Related parts for MC68030FE25C