STA310 STMicroelectronics, STA310 Datasheet - Page 40

IC AUDIO DECODER 6+2CH 80-TQFP

STA310

Manufacturer Part Number
STA310
Description
IC AUDIO DECODER 6+2CH 80-TQFP
Manufacturer
STMicroelectronics
Type
Audio Decoderr
Datasheet

Specifications of STA310

Applications
HDTV, Players, Receivers, Set-Top Boxes
Voltage - Supply, Analog
2.5V
Voltage - Supply, Digital
2.5V
Mounting Type
Surface Mount
Package / Case
80-TQFP, 80-VQFP
Audio Codec Type
MP3 Decoder
No. Of Dacs
3
No. Of Input Channels
2
No. Of Output Channels
6
Adc / Dac Resolution
32bit
Sampling Rate
192kHz
Interface Type
I2C, Serial, Parallel
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8856
STA310

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA310
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STA310
Manufacturer:
ST
Quantity:
20 000
Part Number:
STA3100J
Manufacturer:
ST
0
STA310
Address : 0x0E
Type: WO
Software Reset: NA
Hardware Reset: NA
Description:
Data can be fed into the STa310 by using this register
instead of the dedicated interface. there is no need to
byte align the bitstream when using this register.
9.5 PCM CONFIGURATION RESISTERS
PCMDIVIDER
Divider for PCM clock
Address : 0x54
Type: R/W
Software Reset: UND
Hardware Reset: UND
Description:
The PCM divider must be set according to the formu-
la below, where DAC_SCLK is the bit clock for the
DAC. When Div is set to 0, DAC_SCLK is equal to
DAC_PCMCLK:
When the internal PLL is used, DAC_PCMCLK=384
x fs or 256 x fs. If DAC_PCMCLK = 384 x fs, the for-
mula becomes:
If DAC_SCLK is 32 x Fs (common case with the 16
bit DAC), Div must be set to 5.
40/90
PCM divider value
7
Div = (DAC_PCMCLK/ (2 x DAC_SCLK)) -1
6
5
3
Div = (192 x Fs/DAC_SCLK) -1
5
4
DAC_PCMCLK = 384Fs,
DAC_PCMLK = 256 Fs,
DAC is 16-bit mode
DAC is 16-bit mode
Mode description
3
2
1
0
PCMCONF
PCM configuration
Address: 0x55
Type: R/W
Software Reset: NC
Hardware Reset: UND
Description:
PCMCROSS
PCM divider value
PREC[1:0]
Bitfield
7
7
ORD
VCR
FOR
SCL
INV
DIF
6
2
1
ODR DIF
6
PCM Order: This bit is significant only
when in 16-bit mode. When set, LSB
is sent first. When reset, MSB is sent
first.
PCM_DIFF: This bit is not significant
in 16-bit. When set, indicates that the
bits are not right-padded in the slot.
When reset, Ii is right padded.
INV_LRCLK: When set the polarty of
LRCLK is inverted: Left channel is
output when LRCLK is high.
When reset, the polarity of LRCLK is
such that the left channel is outout
when LRCLK is low.
FORMAT: This bit selects the data
output format: When set, the Sony
format is chosen. When reset 0 the
format is IS format.
INV_SCLK: When set, the polarity of
SCLK is inverted, the PCM outputs
and LRCLK will be stable for the
DACs on the falling edge of SCLK.
When reset, PCM outputs and LRCLK
are stable on the rising edge of SCLK.
PCM Precision
0: 16 bit mode (16 slots)
1: 18 bit mode (32 slots)
2: 20 bit mode (32 slots)
3: 24 bit mode (32 slots)
CLR[1:0]
5
5
4
INV
4
DAC_PCMLK = 384 Fs,
DAC_PCMLK = 256 Fs,
Description
DAC is 32-bit mode
DAC is 32-bit mode
FOR
Mode description
CSW[1:0]
3
3
SCL
2
2
PREC[1:0]
LRS[1:0]
1
1
0
0

Related parts for STA310