LM3S1911-IRN20-A0T Luminary Micro, Inc., LM3S1911-IRN20-A0T Datasheet - Page 12

no-image

LM3S1911-IRN20-A0T

Manufacturer Part Number
LM3S1911-IRN20-A0T
Description
Microcontroller
Manufacturer
Luminary Micro, Inc.
Datasheet
Table of Contents
List of Registers
System Control .............................................................................................................................. 53
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
Hibernation Module ..................................................................................................................... 110
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Internal Memory ........................................................................................................................... 129
Register 1:
Register 2:
12
Device Identification 0 (DID0), offset 0x000 ....................................................................... 61
Brown-Out Reset Control (PBORCTL), offset 0x030 .......................................................... 63
LDO Power Control (LDOPCTL), offset 0x034 ................................................................... 64
Raw Interrupt Status (RIS), offset 0x050 ........................................................................... 65
Interrupt Mask Control (IMC), offset 0x054 ........................................................................ 66
Masked Interrupt Status and Clear (MISC), offset 0x058 .................................................... 67
Reset Cause (RESC), offset 0x05C .................................................................................. 68
Run-Mode Clock Configuration (RCC), offset 0x060 .......................................................... 69
XTAL to PLL Translation (PLLCFG), offset 0x064 .............................................................. 73
Run-Mode Clock Configuration 2 (RCC2), offset 0x070 ...................................................... 74
Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 .......................................... 76
Device Identification 1 (DID1), offset 0x004 ....................................................................... 77
Device Capabilities 0 (DC0), offset 0x008 ......................................................................... 79
Device Capabilities 1 (DC1), offset 0x010 ......................................................................... 80
Device Capabilities 2 (DC2), offset 0x014 ......................................................................... 82
Device Capabilities 3 (DC3), offset 0x018 ......................................................................... 84
Device Capabilities 4 (DC4), offset 0x01C ......................................................................... 86
Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 .................................... 88
Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 .................................. 89
Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 ......................... 90
Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 .................................... 91
Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 .................................. 94
Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 ......................... 97
Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 ................................... 100
Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 ................................. 102
Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 ....................... 104
Software Reset Control 0 (SRCR0), offset 0x040 ............................................................. 106
Software Reset Control 1 (SRCR1), offset 0x044 ............................................................. 107
Software Reset Control 2 (SRCR2), offset 0x048 ............................................................. 109
Hibernation RTC Counter (HIBRTCC), offset 0x000 ......................................................... 117
Hibernation RTC Match 0 (HIBRTCM0), offset 0x004 ....................................................... 118
Hibernation RTC Match 1 (HIBRTCM1), offset 0x008 ....................................................... 119
Hibernation RTC Load (HIBRTCLD), offset 0x00C ........................................................... 120
Hibernation Control (HIBCTL), offset 0x010 ..................................................................... 121
Hibernation Interrupt Mask (HIBIM), offset 0x014 ............................................................. 123
Hibernation Raw Interrupt Status (HIBRIS), offset 0x018 .................................................. 124
Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C ............................................ 125
Hibernation Interrupt Clear (HIBIC), offset 0x020 ............................................................. 126
Hibernation RTC Trim (HIBRTCT), offset 0x024 ............................................................... 127
Hibernation Data (HIBDATA), offset 0x030-0x12C ............................................................ 128
Flash Memory Address (FMA), offset 0x000 .................................................................... 134
Flash Memory Data (FMD), offset 0x004 ......................................................................... 135
Preliminary
October 09, 2007

Related parts for LM3S1911-IRN20-A0T