EP1C4 ALTERA [Altera Corporation], EP1C4 Datasheet - Page 12

no-image

EP1C4

Manufacturer Part Number
EP1C4
Description
Cyclone FPGA Family Data Sheet
Manufacturer
ALTERA [Altera Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C4740028
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324
Manufacturer:
ALTERA
Quantity:
30
Part Number:
EP1C4F3246N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1C4F3246N
Manufacturer:
HARRIS
Quantity:
5 510
Part Number:
EP1C4F324B L
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324C6
Manufacturer:
ALTERA
Quantity:
3
Part Number:
EP1C4F324C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F324C6
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324C6
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C4F324C6N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1C4F324C6N
Manufacturer:
ALTERA
Quantity:
250
Cyclone Device Handbook, Volume 1
Figure 2–5. Cyclone LE
2–6
Preliminary
labpre/aload
labclkena1
labclkena2
Chip-Wide
labclk1
labclk2
labclr1
labclr2
Reset
data1
data2
data3
data4
addnsub
Clock Enable
Asynchronous
Clear/Preset/
Load Logic
Clock &
LAB Carry-In
Select
Carry-In1
Carry-In0
Look-Up
(LUT)
Table
Each LE's programmable register can be configured for D, T, JK, or SR
operation. Each register has data, true asynchronous load data, clock,
clock enable, clear, and asynchronous load/preset inputs. Global signals,
general-purpose I/O pins, or any internal logic can drive the register's
clock and clear control signals. Either general-purpose I/O pins or
internal logic can drive the clock enable, preset, asynchronous load, and
asynchronous data. The asynchronous load data input comes from the
data3 input of the LE. For combinatorial functions, the LUT output
bypasses the register and drives directly to the LE outputs.
Each LE has three outputs that drive the local, row, and column routing
resources. The LUT or register output can drive these three outputs
independently. Two LE outputs drive column or row and direct link
routing connections and one drives local interconnect resources. This
allows the LUT to drive one output while the register drives another
output. This feature, called register packing, improves device utilization
because the device can use the register and the LUT for unrelated
Chain
Carry
Register chain
routing from
previous LE
Carry-Out0
Carry-Out1
LAB Carry-Out
Synchronous
LAB-wide
Synchronous
Load
Clear Logic
Load and
Synchronous
LAB-wide
Clear
Register Bypass
Packed
Register Select
ADATA
D
ENA
PRN/ALD
Register
Feedback
CLRN
Q
Programmable
Register
Altera Corporation
January 2007
LUT chain
routing to next LE
Row, column,
and direct link
routing
Row, column,
and direct link
routing
Local Routing
Register chain
output

Related parts for EP1C4