LAN9211_0711 SMSC [SMSC Corporation], LAN9211_0711 Datasheet - Page 136

no-image

LAN9211_0711

Manufacturer Part Number
LAN9211_0711
Description
High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Revision 1.93 (11-27-07)
6.7
SYMBOL
t
cycle
t
t
t
FIFO_SEL
nCS, nWR
Data Bus
t
t
t
asu
dsu
csh
csl
ah
dh
A[2:1]
In this mode the upper address inputs are not decoded, and any write to the LAN9211 will write the
TX Data FIFO. This mode is enabled when FIFO_SEL is driven high during a write access. This is
normally accomplished by connecting the FIFO_SEL signal to a high-order address line. This mode is
useful when the host processor must increment its address when accessing the LAN9211. Timing is
identical to a PIO write, and the FIFO_SEL signal has the same timing characteristics as the address
lines.
Note: The “Data Bus” width is 16 bits.
Note: A TX Data FIFO Direct PIO Write cycle begins when both nCS and nWR are asserted. The
TX Data FIFO Direct PIO Writes
DESCRIPTION
Write Cycle Time
nCS, nWR Assertion Time
nCS, nWR Deassertion Time
Address, FIFO_SEL Setup to nCS, nWR Assertion
Address, FIFO_SEL Hold Time
Data Setup to nCS, nWR Deassertion
Data Hold Time
cycle ends when either or both nCS and nWR are deasserted. They may be asserted and
deasserted in any order.
Figure 6.6 TX Data FIFO Direct PIO Write Timing
Table 6.8 TX Data FIFO Direct PIO Write Timing
DATASHEET
136
High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX
MIN
45
32
13
0
0
7
0
TYP
MAX
SMSC
Datasheet
UNITS
LAN9211
ns
ns
ns
ns
ns
ns
ns

Related parts for LAN9211_0711