LAN9211_0711 SMSC [SMSC Corporation], LAN9211_0711 Datasheet - Page 64

no-image

LAN9211_0711

Manufacturer Part Number
LAN9211_0711
Description
High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Revision 1.93 (11-27-07)
3.13.2
RX Packet Format
The RX status words can be read from the RX status FIFO port, while the RX data packets can be
read from the RX data FIFO. RX data packets are formatted in a specific manner before the host can
read them as shown in
status word from the RX status FIFO, to ascertain the data size and any error conditions.
Figure 3.21
appended to the data payload is treated just as an additional 4-bytes within the RX Data FIFO. The
RX checksum is enabled by setting the RXCOE_EN bit in the
Control
Checksum Offload Engine
Register. For more information on the RX checksum, refer to
shows the RX packet format when the RX checksum is enabled. The RX checksum data
Host Read
Order
Last
2nd
1st
Figure
(RXCOE)".
Figure 3.20 RX Packet Format
3.20. It is assumed that the host has previously read the associated
31
ofs + First Data DWORD
DATASHEET
Optional offset DWORD0
Optional offset DWORDn
Optional Pad DWORD0
Optional Pad DWORDn
Last Data DWORD
64
High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX
.
.
.
.
.
.
.
.
0
COE_CR—Checksum Offload Engine
Section 3.6.1, "Receive
SMSC
Datasheet
LAN9211

Related parts for LAN9211_0711