HD6432646 Hitachi, HD6432646 Datasheet - Page 583

no-image

HD6432646

Manufacturer Part Number
HD6432646
Description
(HD64F264x Series) 16-Bit Microcomputer
Manufacturer
Hitachi
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6432646A52FCJ
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD6432646A52FCJ
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD6432646A52FCJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6432646B37FCJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6432646B67FCJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6432646B82FCJ
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD6432646B99FCJ
Manufacturer:
MOT
Quantity:
44
Part Number:
HD6432646B99FCJ
Manufacturer:
RENESAS
Quantity:
3 967
Part Number:
HD6432646B99FCJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6432646C41FCJ
Manufacturer:
RENESAS
Quantity:
1 954
Part Number:
HD6432646C41FCJ
Manufacturer:
RENESAS
Quantity:
1 700
Part Number:
HD6432646C41FCJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6432646C64FCJ
Manufacturer:
RENESAS
Quantity:
1 500
Part Number:
HD6432646C90FCJV
Manufacturer:
RENESAS
Quantity:
3 967
Part Number:
HD6432646D08FCJV
Manufacturer:
RENESAS
Quantity:
1 700
Bit 9—Receive Message Interrupt Flag: Status flag indicating that a mailbox (buffer) receive
message has been received normally.
Bit 9: IRR1
0
1
Bit 8—Reset Interrupt Flag: Status flag indicating that the HCAN module has been reset. This
bit cannot be masked by the interrupt mask register (IMR). When this bit is not cleared after a
reset input or recovery from software standby mode, this bit executes the interrupt processing
immediately by enabling an interrupt by the interrupt controller.
Bit 8: IRR0
0
1
Note: * After reset or hardware standby release, the module stop bit is initialized to 1, and so the
Bits 7 to 5, 3, and 2—Reserved: These bits always read 0. The write value should always be 0.
Bit 4—Bus Operation Interrupt Flag: Status flag indicating detection of a dominant bit due to
bus operation when the HCAN module is in HCAN sleep mode.
Bit 4: IRR12
0
1
HCAN enters the module stop state.
Description
[Clearing condition]
Clearing of all bits in RXPR (receive complete register) of the mailbox, which
enables the receive interrupt requests in the MBIMR
Data frame or remote frame received and stored in mailbox
[Setting conditions]
When data frame or remote frame reception is completed, when
corresponding MBIMR = 0
Description
[Clearing condition]
Writing 1
Hardware reset (HCAN module stop*, software standby)
[Setting condition]
When reset processing is completed after a hardware reset (HCAN module
stop*, software standby)
Description
CAN bus idle state
[Clearing condition]
Writing 1
CAN bus operation in HCAN sleep mode
[Setting condition]
Bus operation (dominant bit detection) in HCAN sleep mode
(Initial value)
(Initial value)
(Initial value)
549

Related parts for HD6432646