HD64F7144F50V Renesas Electronics America, HD64F7144F50V Datasheet - Page 150

IC SUPERH MCU FLASH 256K 112QFP

HD64F7144F50V

Manufacturer Part Number
HD64F7144F50V
Description
IC SUPERH MCU FLASH 256K 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7144r
Datasheets

Specifications of HD64F7144F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
74
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)EDK7145 - DEV EVALUATION KIT SH7145
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
450
Part Number:
HD64F7144F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
110
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7144F50V
Quantity:
6
7. User Break Controller (UBC)
7.2.3
The user break bus cycle register (UBBR) is a 16-bit readable/writable register that sets the four
break conditions.
Rev.4.00 Mar. 27, 2008 Page 104 of 882
REJ09B0108-0400
Bit
15 to 8
7
6
5
4
Bit
UBAMRH15 to
UBAMRH0
UBAMRL15 to
UBAMRL0
User Break Bus Cycle Register (UBBR)
Bit Name
CP1
CP0
ID1
ID0
Bit Name
UBM31 to
UBM16
UBM15 to
UBM0
Initial Value R/W
All 0
0
0
0
0
Initial Value R/W
All 0
All 0
R
R/W
R/W
R/W
R/W
R/W
R/W
Description
Reserved
These bits are always read as 0. The write
value should always be 0.
CPU Cycle/DMAC, DTC Cycle Select 1 and 0
These bits specify break conditions for CPU
cycles or DMAC/DTC cycles.
00: No user break interrupt occurs
01: Break on CPU cycles
10: Break on DTC or DMAC cycles
11: Break on both CPU and DMAC or DTC
Instruction Fetch/Data Access Select1 and 0
These bits select whether to break on
instruction fetch and/or data access cycles.
00: No user break interrupt occurs
01: Break on instruction fetch cycles
10: Break on data access cycles
11: Break on both instruction fetch and data
Description
User Break Address Mask 31 to 16
0: Corresponding UBA bit is included in the
1: Corresponding UBA bit is not included in the
User Break Address Mask 15 to 0
0: Corresponding UBA bit is included in the
1: Corresponding UBA bit is not included in the
break conditions
break conditions
break conditions
break conditions
cycles
access cycles

Related parts for HD64F7144F50V