EP9312-CBZ Cirrus Logic Inc, EP9312-CBZ Datasheet - Page 701

IC ARM9 SOC UNIVERSAL 352PBGA

EP9312-CBZ

Manufacturer Part Number
EP9312-CBZ
Description
IC ARM9 SOC UNIVERSAL 352PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9312-CBZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Controller Family/series
(ARM9)
No. Of I/o's
16
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
No. Of Pwm Channels
2
Digital Ic Case Style
BGA
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1258

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9312-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS785UM1
AC97RISRx
31
15
Address:
Definition:
Bit Descriptions:
30
14
29
13
28
12
TXBUSY:
TXFF:
RXFF:
TXFE:
RXFE:
AC97RISR1 - 0x8088_0010 - Read Only
AC97RISR2 - 0x8088_0030 - Read Only
AC97RISR3 - 0x8088_0050 - Read Only
AC97RISR4 - 0x8088_0070 - Read Only
Raw Interrupt Status. The AC97ISR registers are the raw Interrupt status
registers for the controller FIFOs. All bits are cleared to zero on reset except
for the TCIS as the FIFO and shift register should both be empty. Any write to
this register clears the overrun error.
RSVD:
RIS:
TIS:
27
11
26
10
RSVD
Copyright 2007 Cirrus Logic
25
9
TXBUSY is set when TEN = “1” AND there is data in the
FIFO, OR when data from this FIFO is being sent in the
current frame.
TXBUSY is cleared at the start of the next frame following
the assertion of the corresponding channel’s TXFE flag
(the value of TEN is irrelevant).
Transmit FIFO full flag, active HIGH.
This bit is asserted HIGH if the transmit FIFO is full.
Receive FIFO full flag, active HIGH.
This bit is asserted HIGH if the receive FIFO is full.
Transmit FIFO empty flag, active HIGH.
This bit is asserted HIGH if the transmit FIFO is empty.
Receive FIFO empty flag, active HIGH.
This bit is asserted HIGH if the receive FIFO is empty.
Reserved. Unknown During Read.
RX Interrupt Status - This bit is set to “1” if the receive
FIFO becomes half full.
TX Interrupt Status - This bit is set to “1” if the transmit
FIFO becomes half empty.
24
8
RSVD
23
7
22
6
21
5
20
4
RIS
19
3
EP93xx User’s Guide
TIS
18
2
AC’97 Controller
RTIS
17
1
22-13
TCIS
16
0
22

Related parts for EP9312-CBZ