HD64F3067RF20 Renesas Electronics America, HD64F3067RF20 Datasheet - Page 332

IC H8 MCU FLASH 128K 100-QFP

HD64F3067RF20

Manufacturer Part Number
HD64F3067RF20
Description
IC H8 MCU FLASH 128K 100-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3067RF20

Core Processor
H8/300H
Core Size
16-Bit
Speed
20MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Package
100PQFP
Family Name
H8
Maximum Speed
20 MHz
Operating Supply Voltage
5 V
Data Bus Width
16|32 Bit
Number Of Programmable I/os
70
Interface Type
SCI
On-chip Adc
8-chx10-bit
On-chip Dac
2-chx8-bit
Number Of Timers
7
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3067RF20
Manufacturer:
HIT
Quantity:
610
Part Number:
HD64F3067RF20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F3067RF20
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64F3067RF20V
Manufacturer:
RENESAS
Quantity:
1 000
Section 8 I/O Ports
8.11.2
Table 8.18 summarizes the registers of port A.
Table 8.18 Port A Registers
Address*
H'EE009
H'FFFD9
Note: * Lower 20 bits of the address in advanced mode.
Port A Data Direction Register (PADDR): PADDR is an 8-bit write-only register that can select
input or output for each pin in port A. When pins are used for TPC output, the corresponding
PADDR bits must also be set.
The pin functions that can be selected for pins PA
modes 3 to 5. For the method of selecting the pin functions, see tables 8.19 and 8.20.
The pin functions that can be selected for pins PA
method of selecting the pin functions, see table 8.21.
When port A functions as an input/output port, a pin in port A becomes an output port if the
corresponding PADDR bit is set to 1, and an input port if this bit is cleared to 0. In modes 3 and 4,
PA
PADDR is a write-only register. Its value cannot be read. All bits return 1 when read.
Rev. 4.00 Jan 26, 2006 page 308 of 938
REJ09B0276-0400
Modes
3, 4
Modes
1, 2, 5,
6 and 7
Bit
7
DDR is fixed at 1 and PA
Initial value
Read/Write
Initial value
Read/Write
Register Descriptions
Name
Port A data direction
register
Port A data register
PA DDR
7
W
7
1
0
PA DDR
7
functions as the A
6
W
W
6
0
0
PADDR
PADR
PA DDR
5
W
W
5
0
0
Port A data direction 7 to 0
These bits select input or output for port A pins
R/W
W
R/W
20
PA DDR
7
3
address output pin.
to PA
to PA
4
W
W
4
0
0
4
0
H'00
Initial Value
Modes 1, 2, 5, 6 and 7
H'00
differ between modes 1, 2, 6, and 7, and
are the same in modes 1 to 7. For the
PA DDR
3
W
W
3
0
0
PA DDR
2
W
W
2
0
0
PA DDR
1
W
W
1
0
0
Modes 3, 4
H'80
H'00
PA DDR
0
W
W
0
0
0

Related parts for HD64F3067RF20