w83977atf Winbond Electronics Corp America, w83977atf Datasheet - Page 91

no-image

w83977atf

Manufacturer Part Number
w83977atf
Description
Winbond I/o
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w83977atf-AW
Manufacturer:
Winbond
Quantity:
8
Part Number:
w83977atf-AW
Manufacturer:
MIT
Quantity:
1 000
Bit 7:
Bit 6:
Bit 5:
Bit 4:
Bit 3~2:
Bit 1:
Bit 0:
4.7.5 Set5.Reg5 - Frame Status FIFO Register (FS_FO)
This register shows the bottom byte of frame status FIFO.
4.7.4 Set5.Reg4 - Infrared Configure Register 1 (IRCFG1)
Reset Value
Reset Value
IRCFG1
FS_FO
Reg.
Reg.
Reserved, write 0.
FSF_TH - Frame Status FIFO Threshold
Set this bit to determine the frame status FIFO threshold level and to generate the
FSF_I. The threshold level values are defined as follows.
FEND_MD - Frame End Mode
A write to 1 enables hardware to split data stream into equal length frame automatically
as defined in Set4.Reg4 and Set4.Reg5, i.e., TFRLL/TFRLH.
AUX_RX - Auxiliary Receiver Pin
A write to 1 selects IRRX input pin. (Refer to Set7.Reg7.Bit5)
Reserved, write 0.
IRHSSL - Infrared Handshake Status Select
When set to 0, the HSR (Handshake Status Register) operates the same as defined in IR
mode. A write to 1 will disable HSR, and reading HSR returns 30H.
IR_FULL - Infrared Full Duplex Operation
When set to 0, IR module operates in half duplex. A write to 1 makes IR module operate
in full duplex.
FSFDR
Bit 7
Bit 7
0
0
-
FSF_TH
0
1
FSF_TH
LST_FR
Bit 6
Bit 6
0
0
FEND_M AUX_RX
Bit 5
Bit 5
0
0
-
MX_LEX PHY_ERR CRC_ERR RX_OV
Status FIFO Threshold Level
Bit 4
Bit 4
0
0
- 72 -
Bit 3
Bit 3
0
0
-
2
4
Publication Release Date:April 1998
Bit 2
Bit 2
0
0
-
W83977ATF
IRHSSL
PRELIMINARY
Bit 1
Bit 1
0
0
Revision 0.52
IR_FULL
FSF_OV
Bit 0
Bit 0
0
0

Related parts for w83977atf