S9S12G96F0CLL Freescale Semiconductor, S9S12G96F0CLL Datasheet - Page 371

no-image

S9S12G96F0CLL

Manufacturer Part Number
S9S12G96F0CLL
Description
16-bit Microcontrollers - MCU 16BIT 96K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12G96F0CLL

Rohs
yes
Core
S12
Processor Series
MC9S12G
Data Bus Width
16 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
96 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
5 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
LQFP-100
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S12G96F0CLL
Manufacturer:
FREESCALE
Quantity:
1 800
Part Number:
S9S12G96F0CLL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S12G96F0CLL
Manufacturer:
FREESCALE
Quantity:
1 800
10.3.2
This section describes all the S12CPMU registers and their individual bits.
Address order is as listed in
10.3.2.1
The CPMUSYNR register controls the multiplication factor of the PLL and selects the VCO frequency
range.
Read: Anytime
Write: Anytime if PROT=0 (CPMUPROT register) and PLLSEL=1 (CPMUCLKS register). Else write has
no effect.
The VCOFRQ[1:0] bits are used to configure the VCO gain for optimal stability and lock time. For correct
PLL operation the VCOFRQ[1:0] bits have to be selected according to the actual target VCOCLK
frequency as shown in
PLL (no locking and/or insufficient stability).
Freescale Semiconductor
0x0034
Reset
W
If PLL has locked (LOCK=1)
R
Register Descriptions
S12CPMU Synthesizer Register (CPMUSYNR)
0
7
VCOFRQ[1:0]
f
frequency f
VCO
Writing to this register clears the LOCK and UPOSC status bits.
must be within the specified VCO frequency lock range. Bus
Table
Figure 10-4. S12CPMU Synthesizer Register (CPMUSYNR)
1
6
bus
Figure
10-1. Setting the VCOFRQ[1:0] bits incorrectly can result in a non functional
must not exceed the specified maximum.
Table 10-1. VCO Clock Frequency Selection
VCOCLK Frequency Ranges
MC9S12G Family Reference Manual, Rev.1.23
32MHz <= f
48MHz < f
10-3.
0
5
Reserved
Reserved
f VCO
VCO
VCO
<= 50MHz
<= 48MHz
=
NOTE
NOTE
1
4
2 f REF
×
S12 Clock, Reset and Power Management Unit (S12CPMU)
×
(
SYNDIV
1
3
VCOFRQ[1:0]
SYNDIV[5:0]
00
01
10
11
+
1
)
0
2
0
1
0
0
373

Related parts for S9S12G96F0CLL