ISL6334ACRZ Intersil, ISL6334ACRZ Datasheet - Page 20

IC CTRLR PWM 4PHASE BUCK 40-QFN

ISL6334ACRZ

Manufacturer Part Number
ISL6334ACRZ
Description
IC CTRLR PWM 4PHASE BUCK 40-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6334ACRZ

Applications
Controller, Intel VR11.1
Voltage - Input
3 ~ 12 V
Number Of Outputs
1
Voltage - Output
0.5 ~ 1.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
40-VFQFN, 40-VFQFPN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6334ACRZ
Manufacturer:
INTERSIL
Quantity:
250
Part Number:
ISL6334ACRZ
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
ISL6334ACRZ
Quantity:
4 000
Part Number:
ISL6334ACRZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
ISL6334ACRZ-T
Quantity:
2 000
Operation Initialization
Prior to converter initialization, proper conditions must exist
on the enable inputs and VCC. When the conditions are met,
the controller begins soft-start. Once the output voltage is
within the proper window of operation, VR_RDY asserts
logic high.
Enable and Disable
While in shutdown mode, the PWM outputs are held in a
high-impedance state to assure the drivers remain off. The
following input conditions must be met before the ISL6334,
ISL6334A is released from shutdown mode.
When all conditions previously mentioned are satisfied,
ISL6334, ISL6334A begins the soft-start and ramps the
output voltage to 1.1V first. After remaining at 1.1V for some
time, ISL6334, ISL6334A reads the VID code at VID input
pins. If the VID code is valid, ISL6334, ISL6334A will
regulate the output to the final VID setting. If the VID code is
OFF code, ISL6334, ISL6334A will shut down, and cycling
VCC, EN_PWR or EN_VTT is needed to restart.
Soft-Start
ISL6334, ISL6334A based VR has 4 periods during soft-start,
as shown in Figure 9. After VCC, EN_VTT and EN_PWR reach
their POR/enable thresholds, the controller will have a fixed
delay period t
soft-start ramp until the output voltage reaches 1.1V V
voltage. Then, the controller will regulate the VR voltage at 1.1V
for another fixed period t
ISL6334A reads the VID signals. If the VID code is valid,
ISL6334, ISL6334A will initiate the second soft-start ramp until
the voltage reaches the VID voltage minus offset voltage.
1. The bias voltage applied at VCC must reach the internal
2. The ISL6334, ISL6334A features an enable input
3. The voltage on EN_VTT must be higher than 0.875V to
power-on reset (POR) rising threshold. Once this
threshold is reached, proper operation of all aspects of
the ISL6334, ISL6334A are guaranteed. Hysteresis
between the rising and falling thresholds assure that once
enabled, ISL6334, ISL6334A will not inadvertently turn off
unless the bias voltage drops substantially (see
“Electrical Specifications” table beginning on page 8).
(EN_PWR) for power sequencing between the controller
bias voltage and another voltage rail. The enable
comparator holds the ISL6334, ISL6334A in shutdown
until the voltage at EN_PWR rises above 0.875V. The
enable comparator has about 130mV of hysteresis to
prevent bounce. It is important that the driver reach their
POR level before the ISL6334, ISL6334A becomes
enabled. The schematic in Figure 8 demonstrates
sequencing the ISL6334, ISL6334A with the ISL66xx
family of Intersil MOSFET drivers, which require 12V
bias.
enable the controller. This pin is typically connected to the
output of VTT VR.
D1
. After this delay period, the VR will begin first
D3
. At the end of t
20
D3
period, ISL6334,
ISL6334, ISL6334A
BOOT
The soft-start time is the sum of the 4 periods as shown in
Equation 14.
t
determined by the fixed 85µs plus the time to obtain valid
VID voltage. If the VID is valid before the output reaches the
1.1V, the minimum time to validate the VID input is 500ns.
Therefore, the minimum t
During t
DAC voltage change at 6.25mV per step. The time for each
step is determined by the frequency of the soft-start
oscillator, which is defined by the resistor R
GND. The second soft-start ramp time t
calculated based on Equations 15 and 16:
For example, when VID is set to 1.5V and the R
100kΩ, the first soft-start ramp time t
second soft-start ramp time t
After the DAC voltage reaches the final VID setting,
VR_RDY will be set to high with the fixed delay t
typical value for t
released, the controller disregards the PSI# input and
always operates in normal CCM PWM mode.
t
t
t
D1
SS
D2
D4
ISL6334, ISL6334A INTERNAL CIRCUIT
FIGURE 8. POWER SEQUENCING USING THRESHOLD-
is a fixed delay with the typical value as 1.36ms. t
=
=
=
1.1xR
----------------------- - μs
t
(
------------------------------------------------ μs
6.25x25
FAULT LOGIC
D1
SOFT-START
V
CIRCUIT
D2
VID
POR
+
AND
and t
6.25x25
t
SS
D2
SENSITIVE ENABLE (EN) FUNCTION
1.1
(
+
D4
t
)xR
D5
D3
)
, ISL6334, ISL6334A digitally controls the
is 85µs. Before the VR_RDY is
+
SS
COMPARATOR
t
D4
(
ENABLE
D3
)
D4
is about 86µs.
+
-
0.875V
+
-
0.875V
will be 256µs.
D2
EXTERNAL CIRCUIT
will be 704µs and the
VCC
EN_VTT
D2
EN_PWR
SS
and t
100kΩ
9.1kΩ
from SS pin to
D4
SS
D5
+12V
can be
. The
May 28, 2009
is set at
(EQ. 14)
(EQ. 15)
(EQ. 16)
D3
FN6482.1
is

Related parts for ISL6334ACRZ