DS26528DK Maxim Integrated Products, DS26528DK Datasheet - Page 7

no-image

DS26528DK

Manufacturer Part Number
DS26528DK
Description
KIT DESIGN FOR DS26528
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS26528DK

Main Purpose
Telecom, Framer and Line Interface Units (LIUs)
Utilized Ic / Part
G575DS26528
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
DS26528 Octal T1/E1/J1 Transceiver
LIST OF TABLES
Table 4-1. T1-Related Telecommunications Specifications ...................................................................................... 14
Table 4-2. E1-Related Telecommunications Specifications ...................................................................................... 15
Table 5-1. Time Slot Numbering Schemes................................................................................................................ 16
Table 7-1. Detailed Pin Descriptions ......................................................................................................................... 19
Table 8-1. Reset Functions........................................................................................................................................ 29
Table 8-2. Registers Related to the Elastic Store...................................................................................................... 32
Table 8-3. Elastic Store Delay After Initialization....................................................................................................... 33
Table 8-4. Registers Related to the IBO Multiplexer ................................................................................................. 35
Table 8-5. RSER Output Pin Definitions.................................................................................................................... 39
Table 8-6. RSIG Output Pin Definitions ..................................................................................................................... 39
Table 8-7. TSER Input Pin Definitions ....................................................................................................................... 40
Table 8-8. TSIG Input Pin Definitions ........................................................................................................................ 40
Table 8-9. RSYNC Input Pin Definitions .................................................................................................................... 41
Table 8-10. D4 Framing Mode................................................................................................................................... 44
Table 8-11. ESF Framing Mode ................................................................................................................................ 45
Table 8-12. SLC-96 Framing ..................................................................................................................................... 45
Table 8-13. E1 FAS/NFAS Framing .......................................................................................................................... 47
Table 8-14. Registers Related to Setting Up the Framer .......................................................................................... 48
Table 8-15. Registers Related to the Transmit Synchronizer.................................................................................... 49
Table 8-16. Registers Related to Signaling ............................................................................................................... 50
Table 8-17. Registers Related to SLC-96.................................................................................................................. 53
Table 8-18. Registers Related to T1 Transmit BOC.................................................................................................. 54
Table 8-19. Registers Related to T1 Receive BOC................................................................................................... 55
Table 8-20. Registers Related to T1 Transmit FDL................................................................................................... 55
Table 8-21. Registers Related to T1 Receive FDL.................................................................................................... 56
Table 8-22. Registers Related to E1 Data Link ......................................................................................................... 56
Table 8-23. Registers Related to Maintenance and Alarms...................................................................................... 58
Table 8-24. T1 Alarm Criteria .................................................................................................................................... 60
Table 8-25. T1 Line Code Violation Counting Options .............................................................................................. 61
Table 8-26. E1 Line Code Violation Counting Options .............................................................................................. 62
Table 8-27. T1 Path Code Violation Counting Arrangements ................................................................................... 62
Table 8-28. T1 Frames Out of Sync Counting Arrangements ................................................................................... 62
Table 8-29. Registers Related to DS0 Monitoring ..................................................................................................... 63
Table 8-30. Registers Related to T1 In-Band Loop Code Generator ........................................................................ 65
Table 8-31. Registers Related to T1 In-Band Loop Code Detection ......................................................................... 66
Table 8-32. Registers Related to Framer Payload Loopbacks.................................................................................. 67
Table 8-33. Registers Related to the HDLC .............................................................................................................. 68
Table 8-34. Recommended Supply Decoupling ........................................................................................................ 75
Table 8-35. Registers Related to Control of DS26528 LIU ....................................................................................... 76
Table 8-36. Telecommunications Specification Compliance for DS26528 Transmitters .......................................... 77
Table 8-37. Transformer Specifications..................................................................................................................... 77
Table 8-38. ANSI T1.231, ITU-T G.775, and ETS 300 233 Loss Criteria Specifications .......................................... 81
Table 8-39. Jitter Attenuator Standards Compliance................................................................................................. 83
Table 8-40. Registers Related to BERT Configure, Control, and Status................................................................... 86
Table 9-1. Register Address Ranges (in Hex)........................................................................................................... 88
Table 9-2. Global Register List .................................................................................................................................. 90
Table 9-3. Framer Register List ................................................................................................................................. 91
Table 9-4. LIU Register List ....................................................................................................................................... 98
7 of 276

Related parts for DS26528DK