Z8F083ASJ020EG Zilog, Z8F083ASJ020EG Datasheet - Page 42

IC ENCORE XP MCU FLASH 8K 28SOIC

Z8F083ASJ020EG

Manufacturer Part Number
Z8F083ASJ020EG
Description
IC ENCORE XP MCU FLASH 8K 28SOIC
Manufacturer
Zilog
Series
Encore!®r
Datasheet

Specifications of Z8F083ASJ020EG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Peripherals
Brown-out Detect/Reset, LED, POR, PWM, WDT
Number Of I /o
23
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
28-SOIC (7.5mm Width)
Data Bus Width
8 bit
Data Ram Size
256 B
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
23
Number Of Timers
2
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
For Use With
770-1002 - ISP 4PORT ZILOG Z8 ENCORE! MCU269-4672 - KIT DEVELOPMENT F083A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Connectivity
-
Lead Free Status / Rohs Status
 Details
Other names
269-4558-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8F083ASJ020EG
Manufacturer:
Zilog
Quantity:
363
Table 11. Reset Status Register (RSTSTAT)
Debug Pin Driven Low
Reset Register Definitions
BITS
FIELD
RESET
R/W
ADDR
PS026308-1207
Reset or Stop Mode Recovery Event
Power-On Reset
Reset using RESET pin assertion
Reset using WDT time-out
Reset using the On-Chip Debugger (OCTCTL[1] set to 1)
Reset from STOP mode using DBG pin driven Low
Stop Mode Recovery using GPIO pin transition
Stop Mode Recovery using WDT time-out
Reset Status Register
POR
R
7
Debug reset is initiated when the On-Chip Debugger detects any of the following error
conditions on the DBG pin:
When the Z8F083 is in STOP mode, the debug reset will cause a system reset. The On-
Chip Debugger block is not reset, but the rest of the chip goes through a normal system
reset. The POR bit in the reset (RSTSTAT) register is set to 1.
The reset status (RSTSTAT) register detailed in
indicates the source of the most recent Reset event, a Stop Mode Recovery event, or a
WDT time-out event. Reading this register resets the upper four bits to 0.
This register shares its address with the Watchdog timer control register, which is write-
only.
See descriptions below
Serial break (a minimum of nine continuous bits low)
Framing error (received STOP bit is low)
Transmit collision (OCD and host simultaneous transmission detected by the OCD)
STOP
R
6
WDT
R
5
EXT
R
4
0
FF0H
R
3
0
Table 11
POR
1
0
0
1
1
0
0
is a read-only register that
Z8 Encore!
R
2
0
Reset and Stop Mode Recovery
Reserved
STOP
Product Specification
0
0
0
0
0
1
1
R
1
0
®
WDT
F083A Series
0
0
1
0
0
0
1
EXT
R
0
0
0
1
0
0
0
0
0
30

Related parts for Z8F083ASJ020EG