MCHC705JJ7CPE Freescale Semiconductor, MCHC705JJ7CPE Datasheet - Page 39

IC MCU 8BIT 224 BYTES RAM 20PDIP

MCHC705JJ7CPE

Manufacturer Part Number
MCHC705JJ7CPE
Description
IC MCU 8BIT 224 BYTES RAM 20PDIP
Manufacturer
Freescale Semiconductor
Series
HC05r
Datasheet

Specifications of MCHC705JJ7CPE

Core Processor
HC05
Core Size
8-Bit
Speed
2.1MHz
Connectivity
SIO
Peripherals
POR, Temp Sensor, WDT
Number Of I /o
14
Program Memory Size
6KB (6K x 8)
Program Memory Type
OTP
Ram Size
224 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 4x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
20-DIP (0.300", 7.62mm)
Processor Series
HC705JJ
Core
HC05
Data Bus Width
8 bit
Data Ram Size
224 B
Interface Type
SIOP
Maximum Clock Frequency
2.1 MHz
Number Of Programmable I/os
14
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 4 Channel
Package
20PDIP
Family Name
HC05
Maximum Speed
2.1 MHz
Operating Supply Voltage
3.3|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
IRQF — External Interrupt Request Flag
IRQR — Interrupt Request Reset Bit
4.6 Core Timer Interrupts
The core timer can generate the following interrupts:
Setting the I bit in the condition code register disables core timer interrupts. The controls and flags for
these interrupts are in the core timer status and control register (CTSCR) located at $0008.
4.6.1 Core Timer Overflow Interrupt
An overflow interrupt request occurs if the core timer overflow flag (TOF) becomes set while the core timer
overflow interrupt enable bit (TOFE) is also set. The TOF flag bit can be reset by writing a logic 1 to the
CTOFR bit in the CTSCR or by a reset of the device.
4.6.2 Real-Time Interrupt
A real-time interrupt request occurs if the real-time interrupt flag (RTIF) in the CTSCR becomes set while
the real-time interrupt enable bit (RTIE) is also set. The RTIF flag bit can be reset by writing a logical 1 to
the RTIFR bit in the CTSCR or by a reset of the device.
Freescale Semiconductor
Therefore, the lowest power is consumed when OM1 is cleared. The state with both OM1 and OM2
set is provided so that the EPO can be started and allowed to stabilize while the LPO still clocks the
MCU. The reset state is for OM1 to be cleared and OM2 to be set, which selects the LPO and disables
the EPO.
The IRQ flag is a clearable, read-only bit that is set when an external interrupt request is pending.
Writing to the IRQF bit has no effect. Reset clears the IRQF bit.
The following conditions set the IRQ flag:
The following conditions clear the IRQ flag:
This write-only bit clears the IRQF flag bit and prevents redundant execution of interrupt routines.
Writing a logic 1 to IRQR clears the IRQF. Writing a logic 0 to IRQR has no effect. IRQR always reads
as a logic 0. Reset has no effect on IRQR.
1 = Interrupt request pending
0 = No interrupt request pending
1 = Clear IRQF flag bit
0 = No effect
Timer overflow interrupt
Real-time interrupt
An external interrupt signal on the IRQ/V
An external interrupt signal on pin PA0, PA1, PA2, or PA3
when the PA0–PA3 pins are enabled by the PIRQ bit in the MOR to serve as external interrupt
sources.
When the CPU fetches the interrupt vector
When a logic 1 is written to the IRQR bit
MC68HC705JJ7 • MC68HC705JP7 Advance Information Data Sheet, Rev. 4.1
PP
pin
Core Timer Interrupts
39

Related parts for MCHC705JJ7CPE