ATTINY861A-SU Atmel, ATTINY861A-SU Datasheet - Page 171

no-image

ATTINY861A-SU

Manufacturer Part Number
ATTINY861A-SU
Description
IC, MCU, 8BIT, 8K FLASH, 20SOIC
Manufacturer
Atmel
Datasheet

Specifications of ATTINY861A-SU

Controller Family/series
ATtiny
No. Of I/o's
16
Eeprom Memory Size
512Byte
Ram Memory Size
512Byte
Cpu Speed
20MHz
No.
RoHS Compliant
Core Size
8bit
Program Memory Size
8KB
Oscillator Type
External, Internal
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY861A-SUR
Manufacturer:
Atmel
Quantity:
950
18.6.1
8197B–AVR–01/10
Serial Programming Algorithm
After RESET is set low, the Programming Enable instruction needs to be executed first before
program/erase operations can be executed.
Table 18-9.
Note:
When programming the EEPROM, an auto-erase cycle is built into the self-timed programming
operation (in the Serial mode ONLY) and there is no need to first execute the Chip Erase
instruction. The Chip Erase operation turns the content of every memory location in both the
Program and EEPROM arrays into 0xFF.
Depending on CKSEL Fuses, a valid clock must be present. The minimum low and high periods
for the serial clock (SCK) input are defined as follows:
When writing serial data to the device, the data is clocked on the rising edge of SCK. When
reading, data is clocked on the falling edge of SCK. See
details.
To program and verify the device in Serial Programming mode, the following sequence is recom-
mended (see four byte instruction formats in
• Low:> 2 CPU clock cycles for f
• High:> 2 CPU clock cycles for f
1. Power-up sequence:
2. Wait for at least 20 ms and enable serial programming by sending the Programming
3. The serial programming instructions will not work if the communication is out of syn-
4. The Flash is programmed one page at a time. The memory page is loaded one byte at
Apply power between V
tems, the programmer can not guarantee that SCK is held low during power-up. In this
case, RESET must be given a positive pulse after SCK has been set to '0'. The duration
of the pulse must be at least t
19-4 on page
Enable serial instruction to pin MOSI.
chronization. When in sync. the second byte (0x53), will echo back when issuing the
third byte of the Programming Enable instruction. Whether the echo is correct or not, all
four bytes of the instruction must be transmitted. If the 0x53 did not echo back, give
RESET a positive pulse and issue a new Programming Enable command.
a time by supplying the 5 LSB of the address and data together with the Load Program
memory Page instruction. To ensure correct loading of the page, the data low byte must
be loaded before data high byte is applied for a given address. The Program memory
Page is stored by loading the Write Program memory Page instruction with the 6 MSB
of the address. If polling (RDY/BSY) is not used, the user must wait at least t
before issuing the next page. (See
In
dedicated for the internal SPI interface.
Symbol
MOSI
MISO
Table
SCK
Pin Mapping Serial Programming
18-9, above, the pin mapping for SPI programming is listed. Not all parts use the SPI pins
187) plus two CPU clock cycles.
CC
Pins
PB0
PB1
PB2
and GND while RESET and SCK are set to “0”. In some sys-
ck
ck
RST
< 12 MHz, 3 CPU clock cycles for f
< 12 MHz, 3 CPU clock cycles for f
(the minimum pulse width on RESET pin, see
Table
Table
18-10.) Accessing the serial programming
I/O
O
I
I
18-11):
Figure 19-3
Serial Data out
and
Serial Data in
Description
Serial Clock
ck
ck
>= 12 MHz
>= 12 MHz
Figure 19-4
WD_FLASH
Table
for timing
171

Related parts for ATTINY861A-SU