ATTINY861A-SU Atmel, ATTINY861A-SU Datasheet - Page 27

no-image

ATTINY861A-SU

Manufacturer Part Number
ATTINY861A-SU
Description
IC, MCU, 8BIT, 8K FLASH, 20SOIC
Manufacturer
Atmel
Datasheet

Specifications of ATTINY861A-SU

Controller Family/series
ATtiny
No. Of I/o's
16
Eeprom Memory Size
512Byte
Ram Memory Size
512Byte
Cpu Speed
20MHz
No.
RoHS Compliant
Core Size
8bit
Program Memory Size
8KB
Oscillator Type
External, Internal
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY861A-SUR
Manufacturer:
Atmel
Quantity:
950
8197B–AVR–01/10
The fast peripheral clock, clk
prescaled version of the PLL output, clk
a detailed illustration on the PLL clock system.
Figure 6-3.
The internal PLL is enabled when CKSEL fuse bits are programmed to ‘0001’and the PLLE bit of
PLLCSR is set. The internal oscillator and the PLL are switched off in power down and stand-by
sleep modes.
When the LSM bit of PLLCSR is set, the PLL switches from using the output of the internal 8
MHz oscillator to using the output divided by two. The frequency of the fast peripheral clock is
effectively divided by two, resulting in a clock frequency of 32 MHz. The LSM bit can not be set if
PLL
Since the PLL is locked to the output of the internal 8 MHz oscillator, adjusting the oscillator fre-
quency via the OSCCAL register also changes the frequency of the fast peripheral clock. It is
possible to adjust the frequency of the internal oscillator to well above 8 MHz but the fast periph-
eral clock will saturate and remain oscillating at about 85 MHz. In this case the PLL is no longer
locked to the internal oscillator clock signal. Therefore, in order to keep the PLL in the correct
operating range, it is recommended to program the OSCCAL registers such that the oscillator
frequency does not exceed 8 MHz.
The PLOCK bit in PLLCSR is set when PLL is locked.
Programming CKSEL fuse bits to ‘0001’, the PLL output divided by four will be used as a system
clock, as shown in
Table 6-4.
XTAL1
XTAL2
CLK
is used as a system clock.
OSCCAL
OSCILLATORS
OSCILLATOR
8 MHz
CKSEL3:0
PCK Clocking System
PLLCK Operating Modes
0001
Table
LSM
6-4.
1/2
PCK
4 MHz
8 MHz
, can be selected as the clock source for Timer/Counter1 and a
PLL
, can be selected as system clock. See
PLLE
PLL
8x
64 / 32 MHz
Nominal Frequency
DETECTOR
1/4
LOCK
16 MHz
16 MHz
8 MHz
CKSEL3:0
PRESCALER
CLKPS3:0
Figure 6-3
PLOCK
clk
clk
PCK
PLL
for
27

Related parts for ATTINY861A-SU