XRT84L38IB Exar Corporation, XRT84L38IB Datasheet - Page 79

no-image

XRT84L38IB

Manufacturer Part Number
XRT84L38IB
Description
Network Controller & Processor ICs 8 Ch T1/E1 Framer
Manufacturer
Exar Corporation
Datasheet

Specifications of XRT84L38IB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
REV. 1.0.1
B
IT
N
3-2
UMBER
4
Clock Loss Detection
Enable
OSCCLK Frequency
Select
B
IT
N
AME
B
IT
R/W
R/W
T
YPE
Clock Loss Detection Enable:
This READ/WRITE bit-field permits the user to enable the Clock
Loss Detection logic for the framer when the Recovered Receive
Line Clock is used as transmit timing source of the framer.
When this bit is set to zero:
The framer disables the Clock Loss Detection logic.
When this bit is set to one:
The framer enables the Clock Loss Detection logic. If the Recov-
ered Receive Line Clock is used as transmit timing source of the
framer, and if clock recovered from the LIU is lost, the framer can
detect loss of the Recovered Receive Line Clock. Upon detect-
ing of this occurrence, the framer will automatically begin to use
the OSCCLK Driven Divided clock as transmit timing source until
the LIU is able to regain clock recovery.
N
OSCCLK Frequency Select:
These two READ/WRITE bit-fields permit the user to select inter-
nal clock dividing logic of the framer depending on the frequency
of incoming oscillator clock (OSCCLK). The frequency of internal
clock used by the framer should be 16.384MHz.
When these bits are set to 00:
The framer will internally divide the incoming OSCCLK by one.
Therefore, the external oscillator clock applied to the OSCCLK
pin should be 16.384MHz.
When these bits are set to 01:
The framer will internally divide the incoming OSCCLK by two.
Therefore, the external oscillator clock applied to the OSCCLK
pin should be 32.768MHz.
When these bits are set to 10:
The framer will internally divide the incoming OSCCLK by four.
Therefore, the external oscillator clock applied to the OSCCLK
pin should be 65.536MHz.
OTE
59
: This bit-field is ignored if the TxSerClk or the OSCCLK
Driven Divided clock is chosen to be the timing source of
Transmit Section of the framer.
B
IT
D
ESCRIPTION
OCTAL T1/E1/J1 FRAMER
XRT84L38

Related parts for XRT84L38IB