NH82801HEM S LA5R Intel, NH82801HEM S LA5R Datasheet - Page 638
NH82801HEM S LA5R
Manufacturer Part Number
NH82801HEM S LA5R
Description
Manufacturer
Intel
Datasheet
1.NH82801HEM_S_LA5R.pdf
(890 pages)
Specifications of NH82801HEM S LA5R
Lead Free Status / RoHS Status
Compliant
- Current page: 638 of 890
- Download datasheet (7Mb)
16.2.12
.
16.2.13
Note:
638
AUX_CTL—Auxiliary Control Register (SMBUS—D31:F3)
Register Offset: SMBASE + 0Dh
Default Value:
Lockable:
SMLINK_PIN_CTL—SMLink Pin Control Register
(SMBUS—D31:F3)
Register Offset: SMBASE + 0Eh
Default Value:
This register is in the resume well and is reset by RSMRST#.
This register is only applicable in the TCO compatible mode.
7:2
7:3
Bit
Bit
1
0
2
1
0
Reserved
Enable 32-Byte Buffer (E32B) — R/W.
0 = Disable.
1 = Enable. When set, the Host Block Data register is a pointer into a 32-byte buffer, as
Automatically Append CRC (AAC) — R/W.
0 = ICH8 will Not automatically append the CRC.
1 = The ICH8 will automatically append the CRC. This bit must not be changed during
Reserved
SMLINK_CLK_CTL — R/W.
0 = ICH8 will drive the SMLINK0 pin low, independent of what the other SMLINK logic
1 = The SMLINK0 pin is not overdriven low. The other SMLINK logic controls the state
SMLINK1_CUR_STS — RO. This read-only bit has a default value that is dependent on
an external signal level. This pin returns the value on the SMLINK1 pin. This allows
software to read the current state of the pin.
0 = Low
1 = High
SMLINK0_CUR_STS — RO. This read-only bit has a default value that is dependent on
an external signal level. This pin returns the value on the SMLINK0 pin. This allows
software to read the current state of the pin.
0 = Low
1 = High
opposed to a single register. This enables the block commands to transfer or receive
up to 32-bytes before the ICH8 generates an interrupt.
SMBus transactions or undetermined behavior will result. It should be programmed
only once during the lifetime of the function.
would otherwise indicate for the SMLINK0 pin.
of the pin. (Default)
00h
No
See below
Description
Description
Attribute:
Size:
Power Well:
Attribute:
Size:
SMBus Controller Registers (D31:F3)
R/W
8 bits
Resume
R/W, RO
8 bits
Intel
®
ICH8 Family Datasheet
Related parts for NH82801HEM S LA5R
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
Intel
Datasheet:
Part Number:
Description:
Microprocessor: Intel Celeron M Processor 320 and Ultra Low Voltage Intel Celeron M Processor at 600MHz
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 82550 Fast Ethernet Multifunction PCI/CardBus Controller
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 64 Mbit. Access speed 150 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 100 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
DA28F640J5A-1505 Volt Intel StrataFlash Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 6300ESB I/O Controller Hub
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel 82801DB I/O Controller Hub (ICH4), Pb-Free SLI
Manufacturer:
Intel Corporation
Datasheet: