PNX1702EH/G,557 NXP Semiconductors, PNX1702EH/G,557 Datasheet - Page 676

no-image

PNX1702EH/G,557

Manufacturer Part Number
PNX1702EH/G,557
Description
IC MEDIA PROC 500MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1702EH/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Ram Size
208K x 8
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.33 V ~ 1.47 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-HBGA
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Lead Free Status / Rohs Status
Compliant
Other names
935281647557
PNX1702EH/G
PNX1702EH/G
Philips Semiconductors
Volume 1 of 1
PNX17XX_SER_1
Preliminary data sheet
Figure 2:
MIIM
(R)MII Tx
(R)MMI Rx
LAN100 Functional Block Diagram
Tx Data
Tx Status
2.2 Functional Block Diagram
Figure 2
LAN100. Primary components of the LAN100, shown as blocks outlined in black, are
described below. The Transmit Datapath and Receive Datapath are shown with
unoutlined background colors.
The registers provide MMIO acces to the LAN100. They interface to the transmit and
receive data-paths, and to the MII Interface.
The MII Interface connects the LAN100 to the off-chip PHY.
The Transmit Datapath has two transmit DMA managers, DMA0 and DMA1, which
read descriptors and data from memory and write status to memory. In real-time
mode, DMA0 can be used to handle real-time transmissions and DMA1 can be used
to handle non-real-time transmissions. In Quality-of-Service (QoS) mode, DMA0 has
the lowest priority and DMA1 has the highest priority.
Transmission from both of the transmit DMA managers is mediated by arbitration
logic, including:
Multiplexers to select one of the transmit DMA managers
Transmit Retry module to handle Ethernet retry and abort conditions
Transmit Flow Control module to insert Ethernet pause frames where needed.
Pause frame insertion
Transmit Datapath
Buffer and abort logic
Pass or block packets
Tx Flow Control
shows a more detailed block diagram of the main internal units of the
Rx Buffer
Tx Retry
Tx Retry
Rx Filter
Module
Abort
Rev. 1 — 17 March 2006
Chapter 23: LAN100 — Ethernet Media Access Controller
Receive Datapath
Time-stamp and
QoS Arbiter
Device Registers
LAN100
Tx DMA0
Tx DMA0
Tx DMA1
Tx DMA1
Rx DMA
Rx DMA
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
PNX17xx Series
Descriptors
Data
Status
Descriptors
Data
Status
Descriptors
Data
Status
MMIO
Control
23-3

Related parts for PNX1702EH/G,557