LAN9311-NU SMSC, LAN9311-NU Datasheet - Page 140

IC ETHER SW 2PRT 16BIT 128-VTQFP

LAN9311-NU

Manufacturer Part Number
LAN9311-NU
Description
IC ETHER SW 2PRT 16BIT 128-VTQFP
Manufacturer
SMSC
Type
Two Port Managed Ethernet Switchr
Datasheets

Specifications of LAN9311-NU

Controller Type
Ethernet Switch Controller
Interface
Serial EEPROM
Voltage - Supply
3.3V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-TQFP, 128-VQFP
Product
Ethernet Switches
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 MB, 100 MB
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Maximum Operating Temperature
+ 70 C
Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
For Use With
638-1076 - EVALUATION BOARD LAN9311-NU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
638-1075

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311-NU
Manufacturer:
CINCERA
Quantity:
3 023
Part Number:
LAN9311-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9311-NU
Manufacturer:
SMSC
Quantity:
20 000
Revision 1.7 (06-29-10)
10.2.2
Figure 10.1
I
The I
transmission and reception, acknowledge generation and reception) for connection to I
and consists of a data wire (EE_SDA) and a serial clock (EE_SCL). The serial clock is driven by the
master, while the data wire is bi-directional. Both signals are open-drain and require external pull-up
resistors.
The serial clock is also used as an input as it can be held low by the slave device in order to wait-
state the data cycle. Once the slave has data available or is ready to receive, it will release the clock.
Assuming the masters clock low time is also expired, the clock will rise and the cycle will continue. In
the event that the slave device holds the clock low for more than 30mS, the current command
sequence is aborted and the EPC_TIMEOUT bit in the
set. Both the clock and data signals have Schmitt trigger inputs and digital input filters. The digital filters
reject pulses that are less than 100nS.
Note: Since the I
Based on the configuration strap eeprom_size_strap, various sized I
varying size ranges are supported by additional bits in the address field (EPC_ADDRESS) of the
EEPROM Command Register
address bits, while the smaller EEPROMs treat the upper address bits as don’t cares. The EEPROM
2
C EEPROM
2
EPC_BUSY = 0
C master implements a low level serial interface (start and stop condition generation, data bit
supported.
illustrates the process required to perform an EEPROM read or write operation.
EEPROM Write
2
C master is designed to access EEPROM only, multi-master arbitration is not
Figure 10.1 EEPROM Access Flow Diagram
E2P_DATA
E2P_CMD
E2P_CMD
Register
Register
Register
Write
Write
Read
Idle
(E2P_CMD). Within each size range, the largest EEPROM uses all the
DATASHEET
140
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
EEPROM Command Register (E2P_CMD)
EEPROM Read
E2P_DATA
E2P_CMD
E2P_CMD
Register
Register
Register
Write
Read
Read
Idle
2
C EEPROMs are supported. The
EPC_BUSY = 0
SMSC LAN9311/LAN9311i
2
C EEPROMs,
Datasheet
is

Related parts for LAN9311-NU