AD9888KSZ-140 Analog Devices Inc, AD9888KSZ-140 Datasheet - Page 6

IC FLAT PANEL INTERFACE 128-MQFP

AD9888KSZ-140

Manufacturer Part Number
AD9888KSZ-140
Description
IC FLAT PANEL INTERFACE 128-MQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9888KSZ-140

Applications
Graphic Cards, VGA Interfaces
Interface
2-Wire Serial
Voltage - Supply
3 V ~ 3.6 V
Package / Case
128-MQFP, 128-PQFP
Mounting Type
Surface Mount
Supply Current
200mA
Power Dissipation Pd
850mW
Supply Voltage Range
3V To 3.6V, 2.2V To 3.6V
Digital Ic Case Style
MQFP
No. Of Pins
128
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC
Number Of Elements
3
Resolution
8Bit
Sample Rate
140MSPS
Input Polarity
Bipolar
Input Type
Voltage
Rated Input Volt
±0.25/±0.5V
Differential Input
No
Power Supply Requirement
Single
Single Supply Voltage (typ)
3.3V
Single Supply Voltage (min)
3V
Single Supply Voltage (max)
3.6V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Power Dissipation
1.05W
Differential Linearity Error
±1.35LSB
Integral Nonlinearity Error
±2.5LSB
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
128
Package Type
MQFP
Input Signal Type
Single-Ended
Interface Type
2-wire, Serial
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9888KSZ-140
Manufacturer:
AD
Quantity:
217
Part Number:
AD9888KSZ-140
Manufacturer:
ADI
Quantity:
482
Part Number:
AD9888KSZ-140
Manufacturer:
Analog Devices Inc
Quantity:
10 000
AD9888
Mnemonic
Inputs
R
G
B
R
G
B
HSYNC0
HSYNC1
VSYNC0
VSYNC1
SOGIN0
SOGIN1
CLAMP
COAST
CKEXT
AIN
AIN
AIN
AIN
AIN
AIN
0
1
0
1
0
1
Description
Channel 0 Analog Input for RED
Channel 0 Analog Input for GREEN
Channel 0 Analog Input for BLUE
Channel 1 Analog Input for RED
Channel 1 Analog Input for GREEN
Channel 1 Analog Input for BLUE
These high impedance inputs that accept the RED, GREEN, and BLUE channel graphics signals, respectively.
(The six channels are identical and can be used for any colors; colors are assigned for convenient reference.)
They accommodate input signals ranging from 0.5 V to 1.0 V full scale. Signals should be ac-coupled to these pins
to support clamp operation.
Channel 0 Horizontal Sync Input
Channel 1 Horizontal Sync Input
These inputs receive a logic signal that establishes the horizontal timing reference and provides the frequency refer-
ence for pixel clock generation.
The logic sense of this pin is controlled by Serial Register 0EH, Bit 6 (Hsync Polarity). Only the leading edge of
Hsync is used by the PLL. The trailing edge is used for clamp timing only. When HSPOL = 0, the falling edge of
Hsync is used. When HSPOL = 1, the rising edge is active.
The input includes a Schmitt trigger for noise immunity, with a nominal input threshold of 1.5 V.
Channel 0 Vertical Sync Input
Channel 1 Vertical Sync Input
These are the inputs for vertical sync.
Channel 0 Sync-on-Green Input
Channel 1 Sync-on-Green Input
This input is provided to assist with processing signals with embedded sync, typically on the GREEN channel.
The pin is connected to a high speed comparator with an internally generated, variable threshold level, which is
nominally set to 0.15 V above the negative peak of the input signal.
When connected to an ac-coupled graphics signal with embedded sync, it will produce a noninverting digital output
on SOGOUT. (This is usually a composite sync signal, containing both vertical and horizontal sync information.)
When not used, this input should be left unconnected. For more details on this function and how it should be
configured, refer to the Sync-on-Green section.
External Clamp Input
This logic input may be used to define the time during which the input signal is clamped to the reference dc level
(ground for RGB or midscale for YUV). It should be exercised when the reference dc level is known to be present
on the analog input channels, typically during the back porch of the graphics signal. The CLAMP pin is enabled
by setting the external clamp control (Register 0FH, Bit 7) to 1 (default is 0). When disabled, this pin is ignored
and the clamp timing is determined internally by counting a delay and duration from the trailing edge of the
HSYNC input. The logic sense of this pin is controlled by the clamp polarity control (Register 0FH, Bit 6). When
not used, this pin must be grounded and external clamp programmed to 0.
Clock Generator Coast Input (Optional)
This input may be used to cause the pixel clock generator to stop synchronizing with HSYNC and continue pro-
ducing a clock at its current frequency and phase. This is useful when processing signals from sources that fail to
produce horizontal sync pulses when in the vertical interval or that include equalization pulses. The Coast signal is
usually not required for PC generated signals.
The logic sense of this pin is controlled by 0FH, Bit 3 (Coast Polarity).
When not used, this pin may be grounded and Coast Polarity programmed to 1, or tied high (to V
10 kΩ resistor) and Coast Polarity programmed to 0. The Coast Polarity register bit defaults to 1 at power-up.
External Clock Input (Optional)
This pin may be used to provide an external clock to the AD9888 in place of the clock internally generated from
HSYNC. It is enabled by programming the External Clock Register to 1 (15H, Bit 0). When an external clock is
used, all other internal functions operate normally. When unused, this pin should be tied through a 10 kΩ resistor
to GROUND, and the External Clock Register programmed to 0. The clock phase adjustment still operates when
an external clock source is used.
PIN FUNCTION DESCRIPTIONS
–6–
D
through a
REV. B

Related parts for AD9888KSZ-140