S5920Q Applied Micro Circuits Corporation, S5920Q Datasheet - Page 45

S5920Q

Manufacturer Part Number
S5920Q
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of S5920Q

Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Operating Temperature (max)
70C
Package Type
PQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5920Q
Manufacturer:
AMCC
Quantity:
5 510
Part Number:
S5920Q
Manufacturer:
AMCC
Quantity:
1 518
S5920 – PCI Product: PCI Configuration Registers
AMCC Confidential and Proprietary
15:10
Bit
9
8
7
6
5
4
3
2
1
0
Reserved. Hardwired to 0.
Fast Back-to-Back Enable. This bit enables fast back-to-back capability for bus master transaction. The S5920
is a target-only device and hardwires this bit to a 0.
System Error Enable. Setting this bit to a 1 allows the S5920 to drive the SERR# signal. Setting to a 0 will dis-
able the output driver. The assertion of RESET# will set this bit to a 0. The SERR# pin driven active normally
signifies a parity error occurred during a PCI address phase.
Wait Cycle Enable. Controls whether a device implements address/data stepping. This bit is hardwired to 0 as
the S5920 does not uses stepping.
Parity Error Enable. This bit allows the S5920 to drive the PERR# and to generate a SERR# signal. A one
allows the parity generation and a 0 will disable generation of a parity error indication. This bit is set to 0 when
RESET# is asserted.
Palette Snoop Enable. Enables VGA compatible devices to perform palette snooping. This bit is hardwired to a
0 as the S5920 is not a PCI-based VGA device.
Memory Write and Invalidate Enable. This bit enables bus masters to generate Memory Write and Invalidate
PCI bus commands when set to a 1. When set to 0, bus masters generate memory write commands instead.
The S5920 is a PCI target only and therefore hardwires this bit to 0.
Special Cycle Enable. Setting this bit to one enables devices monitoring of PCI special cycles. The S5920 does
not monitor (or generate) special cycles and hardwires this bit to 0.
Bus Master Enable. This bit allows a PCI device to function as a Bus Master. The S5920 is a PCI target device
only and hardwires his bit to 0.
Memory Space Enable. This bit enables S5920 memory region decodes to any of the five defined base address
register memory regions and the Expansion ROM Base Address Register. This bit is cleared to 0 when RESET#
is asserted.
I/O Space Enable. This bit enables S5920 I/O region decodes to any of the five defined base address register I/
O regions. This bit is cleared to 0 when RESET# is asserted.
Description
Revision 1.02 – April 12, 2007
Data Book
DS1596
45

Related parts for S5920Q