S5920Q Applied Micro Circuits Corporation, S5920Q Datasheet - Page 47

S5920Q

Manufacturer Part Number
S5920Q
Description
Manufacturer
Applied Micro Circuits Corporation
Datasheet

Specifications of S5920Q

Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Operating Temperature (max)
70C
Package Type
PQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5920Q
Manufacturer:
AMCC
Quantity:
5 510
Part Number:
S5920Q
Manufacturer:
AMCC
Quantity:
1 518
S5920 – PCI Product: PCI Configuration Registers
AMCC Confidential and Proprietary
10:9
4:0
Bit
15
14
13
12
11
8
7
6
5
Detected Parity Error. This bit is set whenever the S5920 detects a parity error. It is set independent of the state
of Command Register Bit 6. The bit is cleared by writing a 1.
Signaled System Error. This bit is set whenever the S5920 generates the SERR# signal. This bit can be reset by
writing a 1.
Received Master Abort. Bus master devices set this bit to indicate a bus master transaction has been termi-
nated due to a master abort. The S5920 is a target device and hardwires this to 0.
Received Target Abort. This bit is set by a bus master when its transaction is terminated by a target abort from
the currently addressed target device. This bit is required for bus masters and is hardwired to 0 in the S5920.
Signaled Target Abort. This bit is set the target device whenever it terminates a transaction with a target abort.
The S5920 does not issue target aborts and hardwires this bit to 0.
Device Select Timing. These bits are read-only and define the DEVSEL# timing for a target device. The S5920
is a medium PCI device.
Data Parity Reported. Only implemented by bus mastering devices to notify a parity error has been detected.
This is not applicable to the S5920 and is hardwired to 0.
Fast Back-to-back Capable. This read-only bit indicates if a target device supports fast back-to-back transac-
tions. The S5920 supports this feature and hardwires the bit to 1.
UDF Supported. 1 = device supports user-definable features. 0 = device does not support user- definable fea-
tures. The S5920 implements definable memory regions and hardwires this bit to 0.
66 MHz Capable. 1 = device is capable of running at 66 MHz. 0 = device is capable of running at 33 MHz. This
bit is hardwired to 0.
Reserved. Hardwired to zero.
Description
Revision 1.02 – April 12, 2007
Data Book
DS1596
47

Related parts for S5920Q